CS8427-CSZ Cirrus Logic Inc, CS8427-CSZ Datasheet - Page 22

IC TXRX DGTL AUDIO 96KHZ 28SOIC

CS8427-CSZ

Manufacturer Part Number
CS8427-CSZ
Description
IC TXRX DGTL AUDIO 96KHZ 28SOIC
Manufacturer
Cirrus Logic Inc
Type
Digital Audio Interface Transceiver (DIX)r
Datasheet

Specifications of CS8427-CSZ

Applications
Automotive Audio
Mounting Type
Surface Mount
Package / Case
28-SOIC
Audio Control Type
Digital
Control Interface
I2C, Serial
Control / Process Application
AV & DVD Receivers, CD-R, Digital Mixing Consoles
Supply Voltage Range
2.85V To 5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1783 - EVALUATION BOARD FOR CS8427
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
598-1733

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS8427-CSZ
Manufacturer:
CIRRUS
Quantity:
1 370
Part Number:
CS8427-CSZ
Manufacturer:
CIRRUS
Quantity:
1 939
Part Number:
CS8427-CSZ
Manufacturer:
CIRRUS
Quantity:
20 000
22
VLRCK
U (Out)
VLRCK is a virtual word clock, which may not exist, but is used to illustrate the U timing.
VLRCK duty cycle is 50%. VLRCK frequency is always equal to the incoming frame rate.
If the serial audio output port is in master mode, VLRCK = OLRCK.
If the serial audio output port is in slave mode, then VLRCK needs to be externally created, if required.
U transitions are aligned within 1% of VLRCK period to VLRCK edges
In or Out
TCBL
VLRCK
U
SDIN
Input
TXP(N)
Input
TXP(N)
Output
Output
TXP(N)
VLRCK
VLRCK is a virtual word clock, which may not exist, is used to illustrate the CUV timing.
VLRCK duty cycle is 50%.
In stereo mode, VLRCK frequency = AES3 frame rate. In mono mode, ALRCK frequency = 2xAES3 frame rate.
VLRCK= ILRCK
VLRCK= ILRCK
If the serial audio input port is on slave mode and TCBL is an output, then VLRCK=ILRCK if SILRPOL=0 and
If the serial audio input port is in master mode and TCBL is an input, then VLRCK=ILRCK if SILRPOL=0 and
Figure 14. AES3 Transmitter Timing for C, U and V pin input data
Tth
Tth
* Assume MMTLR = 0
* Assume MMTLR = 1
Z
Z
Z
Data [4]
Figure 13. AES3 Receiver Timing for U pin output data
Data [0]
Data [4]
Tsetup
if SILRPOL =1.
if SILRPOL =1.
VCU[0]
Data [0]*
Data [1]*
±
Y
Thold
Data [5]
Data [1]
Data [5]
AES3 Transmitter in Mono Mode
AES3 Transmitter in Stereo Mode
VCU[1]
U[0]
Y
X
Y
Data [6]
Data [6]
Data [2]
Data [2]*
Data [3]*
VCU[2]
Y
Data [7]
Data [7]
Data [3]
Tsetup => 7.5% AES3 frame time
Tsetup => 15% AES3 frame time
VCU[3]
Thold = 0
Tth > 3OMCK if TCBL is Input
Thold = 0
Tth > 3OMCK if TCBL is Input
U[2]
X
X
X
Data [8]
Data [8]
Data [4]
Data [4]*
Data [5]*
VCU[4]
CS8427
DS477F5

Related parts for CS8427-CSZ