ADCMP601BKSZ-REEL7 Analog Devices Inc, ADCMP601BKSZ-REEL7 Datasheet - Page 5

IC COMP TTL/CMOS 1CHAN SC70-6

ADCMP601BKSZ-REEL7

Manufacturer Part Number
ADCMP601BKSZ-REEL7
Description
IC COMP TTL/CMOS 1CHAN SC70-6
Manufacturer
Analog Devices Inc
Type
with Latchr

Specifications of ADCMP601BKSZ-REEL7

Number Of Elements
1
Output Type
CMOS, TTL
Voltage - Supply
2.5 V ~ 5.5 V
Mounting Type
Surface Mount
Package / Case
6-TSSOP, SC-88, SOT-363
Comparator Type
High Speed
No. Of Comparators
1
Response Time
3.5ns
Ic Output Type
CMOS, MOS, Open-Collector / Drain, TTL
Supply Current
3.5mA
Supply Voltage Range
2.5V To 5.5V
Rohs Compliant
Yes
Number Of Elements
1
Technology
CMOS
Input Offset Voltage
5mV
Input Bias Current (typ)
5uA
Single Supply Voltage (typ)
3/5V
Dual Supply Voltage (typ)
Not RequiredV
Supply Current (max)
4@5.5VmA
Power Supply Requirement
Single
Common Mode Rejection Ratio
50dB
Voltage Gain In Db
85dB
Power Supply Rejection Ratio
50dB
Single Supply Voltage (min)
2.5V
Single Supply Voltage (max)
5.5V
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Power Dissipation
23mW
Operating Temp Range
-40C to 125C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Pin Count
6
Package Type
SC-70
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ADCMP601BKSZ-REEL7TR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADCMP601BKSZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
TIMING INFORMATION
Figure 2 illustrates the ADCMP600/ADCMP601/ADCMP602 latch timing relationships. Table 2 provides definitions of the terms shown
in Figure 2.
Table 2. Timing Descriptions
Symbol
t
t
t
t
t
t
t
t
t
V
PDH
PDL
PLOH
PLOL
H
PL
S
R
F
OD
Timing
Input to output high delay
Input to output low delay
Latch enable to output high delay
Latch enable to output low delay
Minimum hold time
Minimum latch enable pulse width
Minimum setup time
Output rise time
Output fall time
Voltage overdrive
INPUT VOLTAGE
LATCH ENABLE
DIFFERENTIAL
Q OUTPUT
V
IN
Description
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output low-to-high transition.
Propagation delay measured from the time the input signal crosses the reference (± the
input offset voltage) to the 50% point of an output high-to-low transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output low-to-high transition.
Propagation delay measured from the 50% point of the latch enable signal low-to-high
transition to the 50% point of an output high-to-low transition.
Minimum time after the negative transition of the latch enable signal that the input signal
must remain unchanged to be acquired and held at the outputs.
Minimum time that the latch enable signal must be high to acquire an input signal change.
Minimum time before the negative transition of the latch enable signal occurs that an
input signal change must be present to be acquired and held at the outputs.
Amount of time required to transition from a low to a high output as measured at the 20%
and 80% points.
Amount of time required to transition from a high to a low output as measured at the 20%
and 80% points.
Difference between the input voltages V
Figure 2. System Timing Diagram
V
t
S
OD
t
PDL
Rev. A | Page 5 of 16
t
H
t
F
ADCMP600/ADCMP601/ADCMP602
t
PL
t
PLOH
A
and V
B
.
1.1V
V
50%
N
± V
OS

Related parts for ADCMP601BKSZ-REEL7