ST92150CV1Q-Auto STMicroelectronics, ST92150CV1Q-Auto Datasheet - Page 43

no-image

ST92150CV1Q-Auto

Manufacturer Part Number
ST92150CV1Q-Auto
Description
8-bit MCU for automotive
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST92150CV1Q-Auto

Internal Memory
Single Voltage FLASH up to 256 Kbytes, RAM up to 8Kbytes, 1K byte E3 TM (Emulated EEPROM)
Minimum Instruction Time
83 ns (24 MHz int. clock)
2.5 MEMORY MANAGEMENT UNIT
The CPU Core includes a Memory Management
Unit (MMU) which must be programmed to per-
form memory accesses (even if external memory
is not used).
The MMU is controlled by 7 registers and 2 bits
(ENCSR and DPRREM) present in EMR2, which
may be written and read by the user program.
These registers are mapped within group F, Page
21 of the Register File. The 7 registers may be
Figure 26. Page 21 Registers
FFh
FEh
FDh
FCh
FBh
FAh
F9h
F8h
F7h
F6h
F5h
F4h
F3h
F2h
F1h
F0h
DMASR
ISR
EMR2
EMR1
CSR
DPR3
DPR2
DPR1
DPR0
Page 21
R255
R254
R253
R252
R251
R250
R249
R248
R247
R246
R245
R244
R243
R242
R241
R240
MMU
EM
MMU
MMU
ST92124xxx-Auto/150xxxxx-Auto/250xxxx-Auto
MODER
USPHR
SSPHR
SSPLR
USPLR
FLAGR
P5DR
P4DR
P3DR
P2DR
P1DR
P0DR
CICR
PPR
RP1
RP0
(default setting)
Bit DPRREM=0
Relocation of P[3:0] and DPR[3:0] Registers
sub-divided into 2 main groups: a first group of four
8-bit registers (DPR[3:0]), and a second group of
three 6-bit registers (CSR, ISR, and DMASR). The
first group is used to extend the address during
Data Memory access (DPR[3:0]). The second is
used to manage Program and Data Memory ac-
cesses during Code execution (CSR), Interrupts
Service Routines (ISR or CSR), and DMA trans-
fers (DMASR or ISR).
DMASR
EMR2
EMR1
DPR3
DPR2
DPR1
DPR0
CSR
ISR
MODER
SSPHR
USPHR
USPLR
FLAGR
SSPLR
P5DR
P4DR
DPR3
DPR2
DPR1
DPR0
CICR
PPR
RP1
RP0
Bit DPRREM=1
DMASR
EMR2
EMR1
P3DR
P2DR
P1DR
P0DR
CSR
ISR
43/430
9

Related parts for ST92150CV1Q-Auto