MPC875 Freescale Semiconductor, Inc, MPC875 Datasheet - Page 24
MPC875
Manufacturer Part Number
MPC875
Description
Mpc875 Powerquicc Integrated Communications Processor
Manufacturer
Freescale Semiconductor, Inc
Datasheet
1.MPC875.pdf
(84 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MPC875CVR133
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
MPC875CVR133
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MPC875CVR66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MPC875CZT133
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MPC875CZT66
Manufacturer:
MOTOROLA
Quantity:
490
Company:
Part Number:
MPC875CZT66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC875CZT66
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC875VR133
Manufacturer:
ZILOG
Quantity:
1
Company:
Part Number:
MPC875VR133
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Company:
Part Number:
MPC875VR80
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
MPC875ZT133
Manufacturer:
MOT
Quantity:
1 831
Bus Signal Timing
1
2
3
4
5
6
7
8
9
10
24
Num
B42
B43
For part speeds above 50 MHz, use 9.80 ns for B11a.
The timing required for BR input is relevant when the MPC875/MPC870 is selected to work with the internal bus arbiter. The
timing for BG input is relevant when the MPC875/MPC870 is selected to work with the external bus arbiter.
For part speeds above 50 MHz, use 2 ns for B17.
The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
For part speeds above 50 MHz, use 2 ns for B19.
The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses
controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats
where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
This formula applies to bus operation up to 50 MHz.
The timing B30 refers to CS when ACS = 00 and to WE(0:3) when CSNT = 0.
The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and
B38 are specified to enable the freeze of the UPM output signals as described in
The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified
in
Figure
CLKOUT rising edge to TS valid (hold time)
(MIN = 0.00 × B1 + 2.00)
AS negation to memory controller signals
negation (MAX = TBD)
23.
Characteristic
MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4
Table 10. Bus Operation Timings (continued)
2.00
Min
—
33 MHz
Max
TBD
—
2.00
Min
—
40 MHz
Max
TBD
—
Figure
2.00
Min
20.
—
66 MHz
TBD
Max
—
Freescale Semiconductor
2.00
Min
—
80 MHz
Max
TBD
—
Unit
ns
ns