MBM30LV0032 Fujitsu Microelectronics, Inc., MBM30LV0032 Datasheet - Page 4

no-image

MBM30LV0032

Manufacturer Part Number
MBM30LV0032
Description
32m 4m X 8 Bit Nand-type
Manufacturer
Fujitsu Microelectronics, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MBM30LV0032-PFTN-FJ
Manufacturer:
FUJI/富士电机
Quantity:
20 000
4
MBM30LV0032
Pin Number
18 to 21
24 to 27
28 to 39
PIN DESCRIOTIONS
6 to 17
1,22
43
42
40
41
23
44
2
3
4
5
I/O0 to I/O7
Pin Name
V
CLE
N.C.
ALE
WE
WP
R/B
V
V
CE
RE
SE
CC
CC
SS
q
Data Input/Output
The I/O ports are used for transferring command, address, and input/output data
into and out of the device. The I/O pins will be high impedance when the outputs are
disabled or the device is not selected.
Command Latch Enable
The CLE signal enables the acquisition of the made command into the internal com-
mand register. When CLE=“H”, command are latched into the command register
from the I/O port upon the rising edge of the WE signal.
Address Latch Enable
The ALE signal enables the acquisition of either address or data into the internal ad-
dress/data register. The rising edge of WE latch in addresses when ALE is high and
data when ALE is low.
Chip Enable
The CE signal is used to select the device. When CE is high, the device enters a
low power standby mode. If CE transitions high during a read operation, the standby
mode will be entered. However, the CE signal is ignored if the device is in a busy
state(R/B=L)
during a program or erase operation.
Read Enable
The RE signal controls the serial data output. The falling edge of RE drives the data
onto the I/O bus and increments the column address counter by one.
Write Enable
The WE signal controls writes from the I/O port. Data, address, and commands on
the I/O port are latched upon the rising of the WE pulse.
Write Protect
The WP signal protects the device against accidental erasure or programming dur-
ing power up/down by disabling the internal high voltage generators. WP should be
kept low when the device powers up until V
WP should be low when V
Spare Area Enable
The SE input enables the spare area during sequential data input, page program,
and Read 1.
Ready Busy Output
The R/B output signal is used to indicate the operating status of the device. During
program, erase, or read, R/B is low and will return high upon the completion of the
operation. The output buffer for this signal is an open drain.
Output Buffer Power Supply
The VCCq input supplies the power to the I/O interface logic. This power line is elec-
trically isolated from V
Power Supply
Ground
No Connection
CC
for the purpose of supporting 5V tolerant I/O.
CC
falls below 2.5 V.
Descriptions
CC
is above 2.5 V. During power down,

Related parts for MBM30LV0032