PIC16C745/P Microchip Technology, PIC16C745/P Datasheet - Page 49

no-image

PIC16C745/P

Manufacturer Part Number
PIC16C745/P
Description
8-Bit CMOS Microcontrollers with USB
Manufacturer
Microchip Technology
Datasheet
8.0
Timer2 is an 8-bit timer with a prescaler and a
postscaler. It can be used as the PWM time-base for
the PWM mode of the CCP module(s). The TMR2 reg-
ister is readable and writable, and is cleared on any
device reset.
The input clock (F
1:4 or 1:16, selected by control bits T2CKPS<1:0>
(T2CON<1:0>).
The Timer2 module has an 8-bit period register PR2.
Timer2 increments from 00h until it matches PR2 and
then resets to 00h on the next increment cycle. PR2 is
a readable and writable register. The PR2 register is ini-
tialized to FFh upon reset.
The match output of TMR2 goes through a 4-bit
postscaler (which gives a 1:1 to 1:16 scaling inclusive)
to generate a TMR2 interrupt (latched in flag bit
TMR2IF, (PIR1<1>)).
Timer2 can be shut off by clearing control bit TMR2ON
(T2CON<2>) to minimize power consumption.
Register 8-1 shows the Timer2 control register.
Additional information on timer modules is available in
the PICmicro™ Mid-Range MCU Family Reference
Manual (DS33023).
REGISTER 8-1: TIMER2 CONTROL REGISTER (T2CON: 12h)
bit7
1999 Microchip Technology Inc.
bit 7:
bit 6-3:
bit 2:
bit 1-0:
U-0
TIMER2 MODULE
Unimplemented: Read as '0'
TOUTPS<3:0>: Timer2 Output Postscale Select bits
0000 = 1:1 Postscale
0001 = 1:2 Postscale
0010 = 1:3 Postscale
1111 = 1:16 Postscale
TMR2ON: Timer2 On bit
1 = Timer2 is on
0 = Timer2 is off
T2CKPS<1:0>: Timer2 Clock Prescale Select bits
00 = Prescaler is 1
01 = Prescaler is 4
1x = Prescaler is 16
TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0
R/W-0
INT
/4) has a prescale option of 1:1,
R/W-0
R/W-0
Advanced Information
R/W-0
R/W-0
8.1
The prescaler and postscaler counters are cleared
when any of the following occurs:
• a write to the TMR2 register
• a write to the T2CON register
• any device reset (POR, MCLR reset, WDT reset
TMR2 is not cleared when T2CON is written.
8.2
The output of TMR2 (before the postscaler) is fed to the
SSPort module, which optionally uses it to generate
shift clock.
FIGURE 8-1:
Note 1:
R/W-0
or BOR)
Sets flag
bit TMR2IF
T2OUTPS<3:0>
1:1
Postscaler
to
Timer2 Prescaler and Postscaler
Output of TMR2
TMR2 register output can be software selected by the
SSP module as a baud clock.
1:16
4
R/W-0
TMR2
output (1)
Reset
PIC16C745/765
bit0
EQ
TIMER2 BLOCK DIAGRAM
Comparator
R = Readable bit
W = Writable bit
U = Unimplemented bit,
- n = Value at POR reset
TMR2 reg
PR2 reg
read as ‘0’
1:1, 1:4, 1:16
T2CKPS<1:0>
Prescaler
DS41124A-page 49
2
F
INT

Related parts for PIC16C745/P