ISL12026 Intersil Corporation, ISL12026 Datasheet - Page 14

no-image

ISL12026

Manufacturer Part Number
ISL12026
Description
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12026AIBZ-T
0
Part Number:
ISL12026IBZ
Manufacturer:
INTELSEL
Quantity:
60
Part Number:
ISL12026IBZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
0
Part Number:
ISL12026IVZ
Manufacturer:
Intersil
Quantity:
864
Company:
Part Number:
ISL12026IVZ-T
Quantity:
5 400
The device will switch from the V
following condition occurs:
V
The Legacy Mode power control conditions are illustrated in
Figure 11 below.
Serial Communication
The device supports the I
Clock and Data
Data states on the SDA line can change only during SCL
LOW. SDA state changes during SCL HIGH are reserved for
indicating start and stop conditions (See Figure 12).
Start Condition
All commands are preceded by the start condition, which is a
HIGH to LOW transition of SDA when SCL is HIGH. The
device continuously monitors the SDA and SCL lines for the
start condition and will not respond to any command until
this condition has been met (See Figure 13).
DD
V
BAT
FIGURE 11. BATTERY SWITCHOVER IN LEGACY MODE
> V
BAT
+V
BATHYS
Off
V
DD
SDA
2
SCL
C protocol.
SDA
SCL
14
BAT
VOLTAGE
to V
FIGURE 12. VALID DATA CHANGES ON THE SDA BUS
FIGURE 13. VALID START AND STOP CONDITIONS
DD
DATA STABLE
mode when the
On
START
In
ISL12026
DATA CHANGE
Stop Condition
All communications must be terminated by a stop condition,
which is a LOW to HIGH transition of SDA when SCL is
HIGH. The stop condition is also used to place the device
into the Standby power mode after a read sequence. A stop
condition can only be issued after the transmitting device
has released the bus (See Figure 13).
Acknowledge
Acknowledge is a software convention used to indicate
successful data transfer. The transmitting device, either
master or slave, will release the bus after transmitting eight
bits. During the ninth clock cycle, the receiver will pull the
SDA line LOW to acknowledge that it received the eight bits of
data (Refer to Figure 14).
The device will respond with an acknowledge after
recognition of a start condition and if the correct Device
Identifier and Select bits are contained in the Slave Address
Byte. If a write operation is selected, the device will respond
with an acknowledge after the receipt of each subsequent
eight bit word. The device will not acknowledge if the slave
address byte is incorrect.
In the read mode, the device will transmit eight bits of data,
release the SDA line, then monitor the line for an
acknowledge. If an acknowledge is detected and no stop
condition is generated by the master, the device will continue
to transmit data. The device will terminate further data
transmissions if an acknowledge is not detected. The master
must then issue a stop condition to return the device to
Standby mode and place the device into a known state.
DATA STABLE
STOP
April 13, 2006
FN8231.3

Related parts for ISL12026