ISL12026 Intersil Corporation, ISL12026 Datasheet - Page 17

no-image

ISL12026

Manufacturer Part Number
ISL12026
Description
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12026AIBZ-T
0
Part Number:
ISL12026IBZ
Manufacturer:
INTELSEL
Quantity:
60
Part Number:
ISL12026IBZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
0
Part Number:
ISL12026IVZ
Manufacturer:
Intersil
Quantity:
864
Company:
Part Number:
ISL12026IVZ-T
Quantity:
5 400
Acknowledge Polling
Disabling of the inputs during non-volatile write cycles can
be used to take advantage of the 12ms (typ) write cycle time.
Once the stop condition is issued to indicate the end of the
master’s byte load operation, the ISL12026 initiates the
internal non-volatile write cycle. Acknowledge polling can
begin immediately. To do this, the master issues a start
condition followed by the Memory Array Slave Address Byte
for a write or read operation (AEh or AFh). If the ISL12026 is
still busy with the non-volatile write cycle then no ACK will be
returned. When the ISL12026 has completed the write
operation, an ACK is returned and the host can proceed with
the read or write operation. Refer to the flow chart in
Figure 20. Note: Do not use the CCR Slave byte (DEh or
DFh) for Acknowledge Polling.
Read Operations
There are three basic read operations: Current Address
Read, Random Read, and Sequential Read.
Current Address Read
Internally the ISL12026 contains an address counter that
maintains the address of the last word read incremented by
one. Therefore, if the last read was to address n, the next
read operation would access data from address n+1. On
power up, the sixteen bit address is initialized to 00h. In this
way, a current address read immediately after the power on
reset can download the entire contents of memory starting at
the first location.Upon receipt of the Slave Address Byte with
the R/W bit set to one, the ISL12026 issues an
acknowledge, then transmits eight data bits. The master
terminates the read operation by not responding with an
acknowledge during the ninth clock and issuing a stop
SIGNALS FROM
THE SLAVE
SIGNALS FROM
THE MASTER
SDA BUS
A
R
S
T
T
17
1
ADDRESS
SLAVE
1
1
1
0
A
C
K
FIGURE 18. PAGE WRITE SEQUENCE
0 0 0 0 0 0 0
ADDRESS 1
WORD
ISL12026
A
C
K
ADDRESS 0
condition. Refer to Figure 19 for the address, acknowledge,
and data transfer sequence.
SIGNALS FROM
THE MASTER
SDA BUS
WORD
SIGNALS FROM
THE SLAVE
FIGURE 19. CURRENT ADDRESS READ SEQUENCE
A
C
K
1 ≤ n ≤ 16 for EEPROM array
1 ≤ n ≤ 8 for CCR
DATA
(1)
S
A
R
T
T
1
ADDRESS
SLAVE
1
1
1
1
DATA
A
C
K
(n)
DATA
A
C
K
S
O
P
T
April 13, 2006
FN8231.3
O
S
T
P

Related parts for ISL12026