ISL9104A Intersil Corporation, ISL9104A Datasheet - Page 9

no-image

ISL9104A

Manufacturer Part Number
ISL9104A
Description
500mA 4.3MHz Low IQ High Efficiency Synchronous Buck Converter
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL9104AIRUFZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Block Diagram
Theory of Operation
The ISL9104, ISL9104A is a step-down switching regulator
optimized for battery-powered handheld applications. The
regulator operates at typical 4.3MHz fixed switching
frequency under heavy load condition to allow small external
inductor and capacitors to be used for minimal printed-circuit
board (PCB) area. At light load, the regulator can
automatically enter the skip mode (PFM mode) to reduce the
switching frequency to minimize the switching loss and to
maximize the battery life. The quiescent current under skip
mode under no load and no switch condition is typically only
20µA. The supply current is typically only 0.05µA when the
regulator is disabled.
PWM Control Scheme
The ISL9104, ISL9104A uses the peak-current-mode
pulse-width modulation (PWM) control scheme for fast
transient response and pulse-by-pulse current limiting.
Figure 22 shows the circuit functional block diagram. The
current loop consists of the oscillator, the PWM comparator
COMP, current sensing circuit, and the slope compensation
for the current loop stability. The current sensing circuit
consists of the resistance of the P-Channel MOSFET when it
is turned on and the Current Sense Amplifier (CSA). The
www.DataSheet4U.com
NOTE: For Adjustable output version, the internal feedback resistor divider is disabled and the FB pin
is directly connected to the error amplifier.
F B
E N
S H U T D O W N
*N O T E : F O R F IX E D O U T P U T O P T IO N S O N L Y
*N O T E
B A N D G A P
9
V R E F 3
S T A R T
S O F T -
V R E F
S T A
S O
S L O P E
F T
R T
C O M P
+
+
FIGURE 22. FUNCTIONAL BLOCK DIAGRAM
E A M P
S C P
ISL9104, ISL9104A
X
+
C O M P
O S C IL L A T O R
control reference for the current loops comes from the Error
Amplifier (EAMP) of the voltage loop.
The PWM operation is initialized by the clock from the
oscillator. The P-Channel MOSFET is turned on at the
beginning of a PWM cycle and the current in the P-Channel
MOSFET starts ramping up. When the sum of the CSA
output and the compensation slope reaches the control
reference of the current loop, the PWM comparator COMP
sends a signal to the PWM logic to turn off the P-Channel
MOSFET and to turn on the N-Channel MOSFET. The
N-MOSFET remains on till the end of the PWM cycle. Figure 23
shows the typical operating waveforms during the normal PWM
operation. The dotted lines illustrate the sum of the slope
compensation ramp and the CSA output.
S K IP
O C P
B L E E D IN G
+
+
F E T
C O N T R O L L E R
S H U T D O W N
V R E F 1
P R O T E C T IO N
V R E F 2
P W M /P F M
L O G IC
D R IV E R
Z E R O -C R O S S
S E N S IN G
1 0 0 Ω
C S A
+
S W
V IN
G N D
December 23, 2008
FN6829.0

Related parts for ISL9104A