CY28441 Cypress Semiconductor, CY28441 Datasheet - Page 3

no-image

CY28441

Manufacturer Part Number
CY28441
Description
Clock Generator
Manufacturer
Cypress Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28441ZXC
Manufacturer:
CYPRESS
Quantity:
6 230
Document #: 38-07679 Rev. **
Pin Description
Frequency Select Pins (FS_A, FS_B and FS_C)
Host clock frequency selection is achieved by applying the
appropriate logic levels to FS_A, FS_B, FS_C inputs prior to
VTT_PWRGD# assertion (as seen by the clock synthesizer).
Upon VTT_PWRGD# being sampled LOW by the clock chip
(indicating processor VTT voltage is stable), the clock chip
samples the FS_A, FS_B and FS_C input values. For all logic
levels of FS_A, FS_B and FS_C, VTT_PWRGD# employs a
one-shot functionality in that once a valid low on
VTT_PWRGD# has been sampled, all further VTT_PWRGD#,
FS_A, FS_B and FS_C transitions will be ignored, except in
test mode. See Table 1.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
Table 1. Frequency Select Table FS_A, FS_B and FS_C
Table 2. Command Code Definition
Table 3. Block Read and Block Write Protocol
50
49
FS_C
Pin No.
18:11
(6:0)
1
0
0
0
0
1
1
1
8:2
Bit
Bit
10
19
1
9
7
FS_B
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
0 = Block Read or Block Write operation, 1 = Byte Read or Byte Write operation
Byte offset for Byte Read or Byte Write operation. For Block Read or Block Write operations, these bits should be
'0000000'
0
0
1
1
0
0
1
1
XOUT
XIN
Block Write Protocol
FS_A
Name
1
1
1
0
0
0
0
1
Description
100 MHz
133 MHz
CPU
O, SE 14.318-MHz crystal output.
Type
I
14.318-MHz crystal input.
100 MHz
100 MHz
SRC
Description
PCIF/PCI
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Data Protocol
The clock driver serial protocol accepts Byte Write, Byte Read,
Block Write, and Block Read operations from the controller.
For Block Write/Read operation, the bytes must be accessed
in sequential order from lowest to highest byte (most signif-
icant bit first) with the ability to stop after any complete byte
has been transferred. For Byte Write and Byte Read opera-
tions, the system controller can access individually indexed
bytes. The offset of the indexed byte is encoded in the
command code, as described in Table 2.
The Block Write and Block Read protocol is outlined in Table 3
while Table 4 outlines the corresponding Byte Write and Byte
Read protocol. The slave receiver address is 11010010 (D2h).
RESERVED
33 MHz
33 MHz
18:11
Bit
8:2
10
19
1
9
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
14.318 MHz
14.318 MHz
Description
REF0
Block Read Protocol
Description
96 MHz
96 MHz
DOT96
CY28441
Page 3 of 20
48 MHz
48 MHz
USB

Related parts for CY28441