MBM29DL400BC Fujitsu Media Devices, MBM29DL400BC Datasheet - Page 25

no-image

MBM29DL400BC

Manufacturer Part Number
MBM29DL400BC
Description
4M (512K X 8/256K X 16) BIT
Manufacturer
Fujitsu Media Devices
Datasheet
Note: Successive reads from the erasing or erase-suspend sector will cause DQ
RY/BY
Ready/Busy
Byte/Word Configuration
Data Protection
Program
Erase
Erase-Suspend Read
(Erase-Suspended Sector)
(Note 1)
Erase-Suspend Program
For example, DQ
(DQ
Furthermore, DQ
mode, DQ
To operate toggle bit function properly, CE or OE must be high when bank address is changed.
The MBM29DL400TC/BC provide a RY/BY open-drain output pin as a way to indicate to the host system that
the Embedded Algorithms are either in progress or has been completed. If the output is low, the devices are
busy with either a program or erase operation. If the output is high, the devices are ready to accept any read/
write or erase operation. When the RY/BY pin is low, the devices will not accept any additional program or erase
commands. If the MBM29DL400TC/BC are placed in an Erase Suspend mode, the RY/BY output will be high.
During programming, the RY/BY pin is driven low after the rising edge of the fourth write pulse. During an erase
operation, the RY/BY pin is driven low after the rising edge of the sixth write pulse. The RY/BY pin will indicate
a busy condition during the RESET pulse. Refer to Figure 11 and 12 for a detailed timing diagram. The RY/BY
pin is pulled high in standby mode.
Since this is an open-drain output, RY/BY pins can be tied together in parallel with a pull-up resistor to V
The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29DL400TC/BC devices. When
this pin is driven high, the devices operate in the word (16-bit) mode. The data is read and programmed at DQ
to DQ
becomes the lowest address bit and DQ
an 8-bit operation and hence commands are written at DQ
to Figures 13, 14 and 15 for the timing diagram.
The MBM29DL400TC/BC are designed to offer protection against accidental erasure or programming caused
by spurious system level signals that may exist during power transitions. During power up the devices
automatically reset the internal state machine in the Read mode. Also, with its control register architecture,
alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command
sequences.
The devices also incorporate several features to prevent inadvertent write cycles resulting form V
and power-down transitions or system noise.
MBM29DL400TC
erase suspend sector address will indicate logic “1” at the DQ
2
toggles while DQ
15
. When this pin is driven low, the devices operate in byte (8-bit) mode. Under this mode, the DQ
2
toggles if this bit is read from an erasing sector.
Mode
2
2
and DQ
can also be used to determine which sector is being erased. When the device is in the erase
6
does not.) See also Table 9 and Figure 19.
6
can be used together to determine if the erase-suspend-read mode is in progress.
-55/-70/-90/-12
8
to DQ
DQ
DQ
DQ
0
1
14
7
7
7
bits are tri-stated. However, the command bus cycle is always
/MBM29DL400BC
0
to DQ
2
7
bit.
and the DQ
Toggle
Toggle
Toggle
DQ
1
6
8
2
to DQ
to toggle. Reading from non-
15
bits are ignored. Refer
Toggle (Note)
-55/-70/-90/-12
1 (Note)
Toggle
DQ
1
CC
2
power-up
15
/A
CC
-1
.
pin
0
25

Related parts for MBM29DL400BC