si5351 Silicon Laboratories, si5351 Datasheet - Page 12
si5351
Manufacturer Part Number
si5351
Description
Si5350a Factory-programmable Cmos Clock Generator
Manufacturer
Silicon Laboratories
Datasheet
1.SI5351.pdf
(42 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
si5351A-A-GT
Manufacturer:
Silicon Labs
Quantity:
135
Company:
Part Number:
si5351A-A-GTR
Manufacturer:
INFINEON
Quantity:
87
Company:
Part Number:
si5351A-B-GTR
Manufacturer:
SILICON
Quantity:
12 000
Company:
Part Number:
si5351C-A-GM
Manufacturer:
Silicon Labs
Quantity:
135
Company:
Part Number:
si5351C-A-GU
Manufacturer:
Silicon Labs
Quantity:
135
Si5351A/B/C
A read operation is performed in two stages. A data write is used to set the register address, then a data read is
performed to retrieve the data from the set address. A read burst operation is also supported. This is shown in
Figure 9.
AC and DC electrical specifications for the SCL and SDA pins are shown in Table 9. The timing specifications and
timing diagram for the I
with SMBus interfaces.
12
2
C bus is compatible with the I
Read Operation – Single Byte
Read Operation - Burst (Auto Address Increment)
S
S
S
S
Write Operation – Single Byte
Write Operation - Burst (Auto Address Increment)
S
S
Slv Addr [6:0]
Slv Addr [6:0]
Slv Addr [6:0]
Slv Addr [6:0]
From slave to master
From master to slave
Slv Addr [6:0]
Slv Addr [6:0]
From slave to master
From master to slave
Figure 8. I
Figure 9. I
0 A Reg Addr [7:0]
1 A
0 A Reg Addr [7:0]
1 A
0 A Reg Addr [7:0]
0 A Reg Addr [7:0]
Data [7:0]
Data [7:0] A
2
2
C Write Operation
C Read Operation
Rev. 0.1
1 – Read
0 – Write
A – Acknowledge (SDA LOW)
N – Not Acknowledge (SDA HIGH)
S – START condition
P – STOP condition
2
C-Bus Standard. SDA timeout is supported for compatibility
N
1 – Read
0 – Write
A – Acknowledge (SDA LOW)
N – Not Acknowledge (SDA HIGH)
S – START condition
P – STOP condition
A P
A P
P
Data [7:0]
Reg Addr +1
A Data [7:0]
A Data [7:0] A Data [7:0]
N
P
A
Reg Addr +1
P
A
P