S25FL128P Meet Spansion Inc., S25FL128P Datasheet - Page 25

no-image

S25FL128P

Manufacturer Part Number
S25FL128P
Description
128 Megabit Cmos 3.0 Volt Flash Memory With 104 Mhz Spi Serial Peripheral Interface Bus
Manufacturer
Meet Spansion Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL128P0XMFI000
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S25FL128P0XMFI001
Manufacturer:
HARRIS
Quantity:
2 300
Part Number:
S25FL128P0XMFI001
Manufacturer:
SPANSION
Quantity:
8 000
Part Number:
S25FL128P0XMFI001
Manufacturer:
SPANSIO
Quantity:
20 000
Company:
Part Number:
S25FL128P0XMFI001
Quantity:
80
Part Number:
S25FL128P0XMFI003
Manufacturer:
VISHAY
Quantity:
12 559
Part Number:
S25FL128P0XMFI003
Manufacturer:
SPANSION
Quantity:
20 000
Company:
Part Number:
S25FL128P0XMFI003
Quantity:
12
Part Number:
S25FL128P0XMFI011
Manufacturer:
SAMSUNG
Quantity:
1 576
Part Number:
S25FL128P0XNFI000
Manufacturer:
SPANSION
Quantity:
1 000
Part Number:
S25FL128P0XNFI001
Manufacturer:
SPANSION
Quantity:
300
Part Number:
S25FL128P0XNFI013
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S25FL128PIF
Manufacturer:
SPANSION
Quantity:
20 000
11.5
July 2, 2007 S25FL128P_00_04
11.4.2
Write Enable (WREN: 06h)
Parallel Mode
The maximum clock frequency allowed on the SCK input pin in parallel mode is 10 MHz. The Parallel Mode
Entry command (55h) must be issued before writing the READ_ID command. Once in the parallel mode, the
flash memory will not exit parallel mode until a Parallel Mode Exit (45h) command is given to the flash device,
or upon power-down/power-up sequence.
The Write Enable (WREN) command (see
enables the device to accept a Write Status Register, program, or erase command. The WEL bit must be set
prior to every Page Program (PP), Erase (SE or BE) and Write Status Register (WRSR) command.
The host system must first drive CS# low, write the WREN command, and then drive CS# high.
PO[7-0]
SCK
CS#
SI
D a t a
Device Identification (Memory Capacity)
SO/PO[7-0]
Manufacturer Identification
0
S h e e t
CS#
SCK
1
Description
SI
Figure 11.8 Write Enable (WREN) Command Sequence
2
High Impedance
Figure 11.7 Parallel Read_ID Instruction Sequence
Instruction
Mode 3
Mode 0
Hi-Z
90h
3
Table 11.2 READ_ID Command and Data
4
( P r e l i m i n a r y )
5
0 1
S25FL128P
6
Figure
7
MSB
2 3 4 5 6 7
15
8
Command
14
11.8) sets the Write Enable Latch (WEL) bit to a 1, which
9
13
1
2 Dummy
0
Bytes
2
3
0
2
2
1
22
1
Address
00000h
00001h
2
0
3
7
2
4
6
2
5
5
2
6
ADD (1)
Manufacture ID
4
2
7
3
2
8
Device ID
2
2
9
1
3
0
Data
01h
17h
0
3
1
Byte
1
3
2
Byte
2
3
3
3
25
4

Related parts for S25FL128P