ics9248-138 Integrated Device Technology, ics9248-138 Datasheet

no-image

ics9248-138

Manufacturer Part Number
ics9248-138
Description
Frequency Generator & Integrated Buffers For Celeron & Pii/iii
Manufacturer
Integrated Device Technology
Datasheet
Frequency Generator & Integrated Buffers for Celeron & PII/III™
Recommended Application:
810/810E and Solano type chipset.
Output Features:
Features:
Skew Specifications:
Block Diagram
SEL24_48#
0342C—08/26/03
FS[4:0]
SDATA
SCLK
2- CPUs @ 2.5V
9 - SDRAM @ 3.3V, including 1 free running
7 - PCICLK @ 3.3V
1 - IOAPIC @ 2.5V,
3 - 3V66MHz @ 3.3V
2 - 48MHz, @ 3.3V fixed.
1 - 24/48MHz, @3.3V selectable by I
1 - REF @v3.3V, 14.318MHz.
Up to 200MHz frequency support
Support FS0-FS4 strapping status bit for I
back.
Support power management: Through Power down
Mode from I
Spread spectrum for EMI control ( ± 0.25% center).
Uses external 14.318MHz crystal
CPU – CPU: <175ps
SDRAM - SDRAM: < 250ps
3V66 – 3V66: <175ps
PCI – PCI: <500ps
For group skew specifications, please refer to group
timing relationship.
PD#
X2
X1
XTAL
OSC
Spectrum
PLL2
Spread
Control
Config.
PLL1
Logic
Reg.
2
C programming.
Integrated
Circuit
Systems, Inc.
DIVDER
SDRAM
DIVDER
DIVDER
DIVDER
DIVDER
IOAPIC
CPU
3V66
PCI
/ 2
2
2
8
7
3
2
48MHz [1:0]
24_48MHz
SDRAM [7:0]
SDRAM_F
IOAPIC
PCICLK [6:0]
3V66 [2:0]
C
CPUCLK [1:0]
REF0
2
C read
Functionality
Additional frequencies selectable through I
F
S
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
4
F
S
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
3
1
*SEL24_48#/REF0
1
F
1
**FS1/PCICLK1
0
0
S
0
0
0
0
0
0
0
0
1
1
*FS0/PCICLK0
1
1
1
1
1
1
1
1
2
GND3V66
VDD3V66
F
GNDREF
PCICLK2
PCICLK3
PCICLK4
PCICLK5
PCICLK6
VDDREF
**
GNDPCI
GNDPCI
0
VDDPCI
VDDPCI
S
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
* These inputs have a 120K pull up to VDD.
1 These are double strength.
3V66-0
3V66-1
3V66-2
SDATA
1
SCLK
PD#
F
X1
X2
These inputs have a 120K pull down to GND.
0
0
1
1
S
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
48-Pin 300mil SSOP
Pin Configuration
(
6 1
6 1
6 1
6 1
0 1
0 1
0 1
0 1
3 1
3 1
3 1
2 1
3 1
3 1
3 1
2 1
6
6
6
7
C
M
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
. 6
. 6
. 8
. 1
. 0
. 0
. 6
. 6
1
2
3
4
5
6
7
8
9
P
. 0
. 0
. 3
. 7
. 3
. 3
. 7
. 0
. 3
. 3
. 7
. 0
H
7 6
7 8
7 6
4 3
U
0 0
0 0
7 6
7 6
0 0
0 3
0 0
0 0
3 3
3 7
3 3
0 0
3 3
3 7
3 3
0 0
) z
S
6 1
2 1
6 1
2 1
(
0 1
0 1
0 1
0 1
0 1
0 1
0 1
0 1
3 1
3 1
3 1
2 1
0 1
0 1
0 1
D
9
M
. 0
R
. 0
. 0
. 5
. 6
. 0
. 0
. 3
. 7
. 0
. 0
. 3
. 7
. 3
. 3
. 7
. 0
. 0
. 0
. 3
H
0 0
A
0 0
0 0
7 6
0 0
0 0
0 3
0 0
0 0
0 0
0 3
0 0
0 0
0 0
0 0
0 3
0 0
3 3
3 7
3 3
) z
M
ICS9248-138
(
2
8
8
8
8
3
6
6
6
7
6
6
6
7
6
6
6
6
6
6
6
6
M
C programming.
. 0
. 0
. 3
. 3
V
. 6
. 6
. 8
. 1
. 6
. 6
. 8
. 1
. 6
. 6
. 8
. 0
. 6
. 6
. 8
. 0
H
0 0
0 0
4 3
4 3
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
7 6
7 8
7 6
4 3
7 6
7 8
7 6
4 3
7 6
7 8
7 6
0 0
7 6
0 0
6 6
7 8
7 6
) z
P
VDDLAPIC
IOAPIC
VDDLCPU
CPUCLK0
CPUCLK1
GNDLCPU
GNDSDR
SDRAM0
SDRAM1
SDRAM2
VDDSDR
SDRAM3
SDRAM4
SDRAM5
GNDSDR
SDRAM6
SDRAM7
SDRAM_F
VDDSDR
GND48
24_48MHz/FS2**
48MHz/FS3*
48MHz/FS4*
VDD48
(
C
4
4
4
4
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
M
. 0
. 0
. 1
. 1
. 5
. 5
. 0
. 0
C I
. 3
. 3
. 4
. 3
. 3
. 4
. 3
. 3
. 4
. 3
. 3
. 4
H
0 0
0 0
7 6
7 6
3 3
3 4
3 3
6 6
3 3
3 4
3 3
6 6
3 3
3 4
3 3
0 0
3 3
3 4
3 3
0 0
L
) z
K
1
1
I
(
O
2
2
2
2
1
1
1
1
1
1
1
1
M
1
1
1
1
1
1
1
1
. 0
. 0
. 0
. 0
A
. 6
. 6
. 7
. 7
. 6
. 6
. 7
. 7
. 6
. 6
. 7
. 5
. 6
. 6
. 7
. 5
H
0 0
0 0
4 8
4 8
P
7 6
2 7
6 1
3 8
7 6
2 7
7 1
4 8
7 6
2 7
7 1
0 0
7 6
2 7
7 1
0 0
) z
C I

Related parts for ics9248-138

ics9248-138 Summary of contents

Page 1

... Additional frequencies selectable through I ICS9248-138 Pin Configuration 1 48 VDDLAPIC IOAPIC 3 46 VDDLCPU 4 45 CPUCLK0 5 44 CPUCLK1 6 43 GNDLCPU 7 42 GNDSDR 8 41 SDRAM0 9 40 SDRAM1 10 39 ...

Page 2

... ICS9248-138 General Description The ICS9248-138 is the single chip clock solution for designs using the 810/810E and Solano style chipset. It provides all necessary clock signals for such a system. Spread spectrum may be enabled through I 10dB. This simplifies EMI qualification without resorting to board design iterations or costly shielding. The ICS9248-138 employs a proprietary closed loop design, which tightly controls the percentage of spreading over process and temperature variations ...

Page 3

... ± ICS9248-138 ...

Page 4

... ICS9248-138 Byte 1: SDRAM Control Register (1= enable disable ...

Page 5

... CONDITIONS = Inputs with no pull-up resistors = 0 V; Inputs with pull-up resistors = 0 pF; Select @ 66M = 0 pF; With input address to Vdd or GND = 3 3 target Freq ICS9248-138 +0 ...

Page 6

... ICS9248-138 Electrical Characteristics - CPU 70° 2.5 V +/-5 DDL PARAMETER SYMBOL 1 Output Impedance R DSP2B 1 Output Impedance R DSN2B Output High Voltage V OH2B Output Low Voltage V OL2B Output High Current I OH2B Output Low Current I OL2B 1 Rise Time t r2B 1 Fall Time t f2B 1 Duty Cycle ...

Page 7

... 2 =3.135 V OH @MIN OH@ MAX =0.4 V OL@ MIN OL@ MAX ICS9248-138 MIN TYP MAX UNITS 0.4 V -27 - 0.4 1.6 ns 0.4 1 250 ps 500 ps MIN TYP MAX UNITS ...

Page 8

... ICS9248-138 Electrical Characteristics - PCI 70° 3.3 V +/-5 PARAMETER SYMBOL 1 Output Impedance R DSP1 1 Output Impedance R DSN1 Output High Voltage V OH1 Output Low Voltage V OL1 Output High Current I OH1 Output Low Current I OL1 1 Rise Time Fall Time Duty Cycle ...

Page 9

... ACK ACK ACK ACK ACK 2 C component. It can read back the data stored in the latches for 2 C interface, the protocol is set to use only "Block-Writes" from the controller. The 9 ICS9248-138 2 C programming. How to Read: ICS (Slave/Receiver) Start Bit Address D3 (H) ACK Byte Count ...

Page 10

... ICS9248-138 Shared Pin Operation - Input/Output Pins The I/O pins designated by (input/output) on the ICS9248- 138 serve as dual signal functions to the device. During initial power-up, they act as input pins. The logic level (voltage) that is present on these pins at this time is read and stored into a 5-bit internal data latch. At the end of ...

Page 11

... As shown, the outputs Stop Low on the next falling edge after PD# goes low asynchronous input and metastable conditions may exist. This signal is synchronized inside this part. 4. The shaded sections on the VCO and the Crystal signals indicate an active clock. 5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz. 0342C—08/26/03 11 ICS9248-138 ...

Page 12

... ICS9248-138 INDEX INDEX AREA AREA 45° 45° .10 (.004) C .10 (.004) C Ordering Information ICS9248yF-138 Example: ICS XXXX PPP - T 0342C—08/26/03 c SYMBOL VARIATIONS Reference Doc.: JEDEC Publication 95, MO-118 ...

Related keywords