x1286v14zt1 Intersil Corporation, x1286v14zt1 Datasheet - Page 6

no-image

x1286v14zt1

Manufacturer Part Number
x1286v14zt1
Description
Real Time Clock/calendar/cpu Supervisor With Eeprom
Manufacturer
Intersil Corporation
Datasheet
AC Specifications (T
Notes: (1) This parameter is not 100% tested.
TIMING DIAGRAMS
Bus Timing
SCL
SDA IN
SDA OUT
Symbol
t
t
t
t
t
HD:STA
SU:DAT
HD:DAT
SU:STO
SU:STA
(2) Cb = total capacitance of one bus line in pF.
t
t
f
t
HIGH
LOW
t
SCL
t
BUF
Cb
t
AA
DH
t
t
IN
R
F
t
SU:STA
SCL Clock Frequency
Pulse width Suppression Time at inputs
SCL LOW to SDA Data Out Valid
Time the bus must be free before a new transmission can start
Clock LOW Time
Clock HIGH Time
Start Condition Setup Time
Start Condition Hold Time
Data In Setup Time
Data In Hold Time
Stop Condition Setup Time
Data Output Hold Time
SDA and SCL Rise Time
SDA and SCL Fall Time
Capacitive load for each bus line
A
= -40°C to +85°C, VCC = +2.7V to +5.5V, unless otherwise specified.)
t
HD:STA
6
t
F
t
SU:DAT
t
HIGH
Parameter
t
X1286
LOW
t
HD:DAT
t
R
t
AA
t
DH
20 +.1Cb
20 +.1Cb
Min.
50
100
1.3
1.3
0.6
0.6
0.6
0.6
50
0
t
(1)
BUF
(1)(2)
(1)(2)
t
SU:STO
Max.
400
300
300
400
0.9
April 14, 2006
Units
FN8101.1
kHz
pF
ns
µs
µs
µs
µs
µs
µs
ns
µs
µs
ns
ns
ns

Related parts for x1286v14zt1