adsp-21462 Analog Devices, Inc., adsp-21462 Datasheet - Page 2

no-image

adsp-21462

Manufacturer Part Number
adsp-21462
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet
ADSP-21462/ADSP-21465/ADSP-21467/ADSP-21469
KEY FEATURES
At up to 450 MHz core instruction rate, the processor per-
5 Mbits on-chip RAM, 4 Mbits on-chip ROM for simultaneous
DDR2 DRAM interface (16-bit) operating at maximum fre-
Dual data address generators (DAGs) with modulo and bit-
Zero-overhead looping with single-cycle loop setup, provid-
VISA (variable instruction set) execution support
Single instruction multiple data (SIMD) architecture
Transfers between memory and core at a sustained
FFT accelerator implements radix-2 complex/real input, com-
IIR accelerators perform dedicated IIR filtering with high-per-
FIR accelerators perform dedicated FIR filtering with high-
Program sequencer can execute code directly from external
New opcodes of 16 and 32 bits are supported in addition to
INPUT/OUTPUT FEATURES
Two 8-bit wide link ports can connect to the link ports of
DMA controller supports
External port provides glueless connection to 16-bit wide
forms at 2.7 GFLOPS/900 MMACs
access by the core processor and DMA
quency of half the core clock frequency
reverse addressing
ing efficient program sequencing
provides:
Two computational processing elements
Concurrent execution
Code compatibility with other SHARC family members at
Parallelism in buses and computational units allows:
7.2 Gbytes/second bandwidth
plex output FFT with no core intervention
formance, fixed- and floating-point processing capabilities
with no core intervention
performance, fixed- and floating-point processing capabil-
ities with no core intervention
memory bank 0 (SRAM, as well as DDR2 DRAM). This allows
more options to a user in terms of code storage.
the existing 48 bit opcodes. Variable Instruction Set Archi-
tecture (VISA) execution from external DDR2 DRAM
memory is also supported.
other SHARCs or peripherals. Link ports are bidirectional
programmable ports having eight data lines, an acknowl-
edge line and a clock line
Up to 67 DMA channels for transfers between internal
DMA transfers at peripheral clock speed, in parallel with
synchronous DDR2 DRAM using a dedicated DDR2 DRAM
controller, and 8-bit wide asynchronous memory devices
using asynchronous memory interface (AMI)
Programmable wait state options (for AMI) 2 to 31
the assembly level
Single cycle executions (with or without SIMD) of a mul-
tiply operation, an ALU operation, a dual memory read
or write, and an instruction fetch
memory and a variety of peripherals
full-speed processor execution
DDR2_CLK cycles
PROCESSOR CORE
Rev. PrC | Page 2 of 62 | January 2009
Digital audio interface (DAI) includes eight serial ports, four
Digital peripheral interface (DPI) includes, two timers, one
Eight dual data line serial ports — each has a clock, frame
TDM support for telecommunications interfaces including
Up to 16 TDM stream support, each with 128 channels per
Companding selection on a per channel basis in TDM mode
Input data port (IDP), configurable as eight channels of serial
Signal routing unit provides configurable and flexible con-
4 independent asynchronous sample rate converters (ASRC).
An MLB (media local bus) interface allows the processor to
2 muxed flag/IRQ lines
1 muxed flag/IRQ /AMI_MS pin
1 muxed flag/Timer expired line /AMI_MS pin
S/PDIF-compatible digital audio receiver/transmitter sup-
Pulse-width modulation provides:
PLL has a wide variety of software and hardware multi-
Thermal diode to monitor die temperature
Available in 19 mm by 19 mm PBGA package (see
Delay-line DMA engine maintains circular buffers in exter-
16-bit data access for synchronous DDR2 DRAM memory
8-bit data access for asynchronous memory
4 memory select lines allows multiple external memory
precision clock generators, an input data port, an S/PDIF
transceiver, and a signal routing unit
UART, and two SPI ports, a DTCP cipher (ADSP-21462W
and ADSP-21465W), and a two-wire interface port
Outputs of PCG A and B can be routed through DAI pins
Outputs of PCG C and D can be driven on to DAI as well as
DPI pins
sync, and two data lines that can be configured as either a
receiver or transmitter pair
128 TDM channel support for newer telephony interfaces
such as H.100/H.110
frame
data or seven channels of serial data and up to a 20-bit
wide parallel data channel
nections between the various peripherals and the DAI/DPI
components
Each converter has separate serial input and output ports,
a de-emphasis filter providing up to –128 dB SNR perfor-
mance, stereo sample rate converter and supports left-
justified, I2S, TDM, and right-justified modes and 24-, 20-,
18-, and 16-audio data word lengths.
support for both 3-pin as well as 5-pin media local bus pro-
tocols (ADSP-21462W, ADSP-21465W and ADSP-21469W).
ports EIAJ CP-340 (CP-1201), IEC-958, AES/EBU standards
Left-justified, I
16-, 18-, 20- or 24-bit word widths (transmitter)
16 PWM outputs configured as four groups of four outputs
supports center-aligned or edge-aligned PWM waveforms
plier/divider ratios
Guide on Page
nal memory with tap/offset based reads
devices
Preliminary Technical Data
2
61)
S or right-justified serial data input with
Ordering

Related parts for adsp-21462