ep1k30 Altera Corporation, ep1k30 Datasheet - Page 37

no-image

ep1k30

Manufacturer Part Number
ep1k30
Description
Programmable Logic Device Family
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1k300QC208-3
Manufacturer:
ALTERA
0
Part Number:
ep1k300QC208-3N
Manufacturer:
ALTERA
0
Part Number:
ep1k30F1256-2N
Manufacturer:
ALTERA
Quantity:
5 510
Part Number:
ep1k30F1256-2N
Manufacturer:
LT
Quantity:
5 510
Part Number:
ep1k30F1256-2N
Manufacturer:
ALTERA
0
Part Number:
ep1k30F256
Manufacturer:
ALTERA
0
Part Number:
ep1k30F256-2N
Manufacturer:
ALTERA
0
Part Number:
ep1k30FC256
Quantity:
61
Part Number:
ep1k30FC256
Manufacturer:
ALTERA
Quantity:
852
Part Number:
ep1k30FC256
Manufacturer:
ALTERA
Quantity:
300
Part Number:
ep1k30FC256-1
Manufacturer:
ALTERA
Quantity:
85
Part Number:
ep1k30FC256-1
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
Figure 19. Specifications for the Incoming & Generated Clocks
Note:
(1)
The t
period.
I
ClockLock
Generated
Clock
parameter refers to the nominal input clock period; the t
Input
Clock
t
R
For designs that require both a multiplied and non-multiplied clock, the
clock trace on the board can be connected to the GCLK1 pin. In the Altera
software, the GCLK1 pin can feed both the ClockLock and ClockBoost
circuitry in the ACEX 1K device. However, when both circuits are used,
the other clock pin cannot be used.
ClockLock & ClockBoost Timing Parameters
For the ClockLock and ClockBoost circuitry to function properly, the
incoming clock must meet certain requirements. If these specifications are
not met, the circuitry may not lock onto the incoming clock, which
generates an erroneous clock within the device. The clock generated by
the ClockLock and ClockBoost circuitry must also meet certain
specifications. If the incoming clock meets these requirements during
configuration, the ClockLock and ClockBoost circuitry will lock onto the
clock during configuration. The circuit will be ready for use immediately
after configuration.
specifications.
t
OUTDUTY
t
CLK1
t
F
t
INDUTY
t
t
O
O
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 19
t
I +
t
O +
t
INCLKSTB
t
JITTER
shows the incoming and generated clock
O
parameter refers to the nominal output clock
t
Note (1)
O
t
JITTER
t
I +
t
CLKDEV
37
13

Related parts for ep1k30