isp1505a NXP Semiconductors, isp1505a Datasheet - Page 47

no-image

isp1505a

Manufacturer Part Number
isp1505a
Description
Isp1505a; Isp1505c Ulpi Hi-speed Universal Serial Bus Host And Peripheral Transceiver
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isp1505aBS
Manufacturer:
NXP
Quantity:
13
Company:
Part Number:
isp1505aBS
Quantity:
3 800
Part Number:
isp1505aBSUM
Manufacturer:
ST
0
NXP Semiconductors
Table 21.
Table 22.
ISP1505A_ISP1505C_1
Product data sheet
Bit
7
6
5
4 to 3
2
1 to 0
Bit
Symbol
Reset
Access
Symbol
-
SUSPENDM
RESET
OPMODE[1:0]
TERMSELECT
XCVRSELECT[1:0]
Function Control register (address R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit description
Interface Control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit allocation
PROT_DIS
10.1.3 Interface Control register
R/W/S/C
INTF_
7
0
The Interface Control register enables alternative interfaces. All of these modes are
optional features provided for legacy link cores. Setting more than one of these fields
results in undefined behavior.
IND_PASS
R/W/S/C
THRU
Description
reserved
Suspend LOW: Active LOW PHY suspend.
Places the PHY into low-power mode. The PHY will power down all blocks, except the
full-speed receiver, OTG comparators and ULPI interface pins.
To come out of low-power mode, the link must assert STP. The PHY will automatically clear
this bit when it exits low-power mode.
0b — Low-power mode
1b — Powered (default)
Reset: Active HIGH transceiver reset.
After the link sets this bit, the PHY will assert DIR and reset the digital core. This does not
reset the ULPI interface or the ULPI register set.
When reset is completed, the PHY will de-assert DIR and automatically clear this bit,
followed by an RXCMD update to the link.
0b — Do not reset (default)
1b — Reset
The link must wait for DIR to de-assert before using the ULPI bus. Does not reset the ULPI
interface or the ULPI register set.
Operation Mode: Selects the required bit-encoding style during transmit.
00b — Normal operation (default)
01b — Non-driving
10b — Disable bit-stuffing and NRZI encoding
11b — Do not automatically add SYNC and EOP when transmitting; must be used only for
high-speed packets
Termination Select: Controls the internal 1.5 k full-speed pull-up resistor and 45
high-speed terminations. Control over bus resistors changes, depending on
XCVRSELECT[1:0], OPMODE[1:0], DP_PULLDOWN and DM_PULLDOWN, as shown in
Table
Transceiver Select: Selects the required transceiver speed.
00b — Enable the high-speed transceiver
01b — Enable the full-speed transceiver
10b — Enable the low-speed transceiver
11b — Enable the full-speed transceiver for low-speed packets (full-speed preamble is
automatically prefixed)
6
0
7.
R/W/S/C
COMPL
IND_
5
0
Rev. 01 — 19 October 2006
reserved
R/W/S/C
Table 22
4
0
provides the bit allocation of the register.
SUSPENDM
ULPI HS USB host and peripheral transceiver
CLOCK_
R/W/S/C
3
0
ISP1505A; ISP1505C
reserved
R/W/S/C
2
0
R/W/S/C
SERIAL
FSLS_
3PIN_
1
0
© NXP B.V. 2006. All rights reserved.
R/W/S/C
SERIAL
FSLS_
6PIN_
0
0
47 of 78

Related parts for isp1505a