lan9303 Standard Microsystems Corp., lan9303 Datasheet - Page 101

no-image

lan9303

Manufacturer Part Number
lan9303
Description
Small Form Factor Three Port 10/100 Managed Ethernet Switch With Single Mii/rmii/turbo Mii
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
lan9303I-ABZJ
Manufacturer:
Standard
Quantity:
1 955
Part Number:
lan9303I-ABZJ
Manufacturer:
SMSC10
Quantity:
510
Part Number:
lan9303I-ABZJ
Manufacturer:
SMSC
Quantity:
20 000
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
Datasheet
SMSC LAN9303/LAN9303i
7.2.9.1
7.2.9.2
7.2.10
7.2.10.1
7.2.10.2
7.2.10.3
PHY General Power-Down
This power-down mode is controlled by the
Basic Control Register
management control interface, is powered down. The PHY will remain in this power-down state as long
as the bit is set. When the bit is cleared, the PHY powers up and is automatically reset.
PHY Energy Detect Power-Down
This power-down mode is enabled by setting the
the
mode, if no energy is detected on the line, the entire PHY is powered down except for the PHY
management control interface, the SQUELCH circuit, and the ENERGYON logic. The ENERGYON
logic is used to detect the presence of valid energy from 100BASE-TX, 10BASE-T, or auto-negotiation
signals and is responsible for driving the ENERGYON signal, whose state is reflected in the
O n
(PHY_MODE_CONTROL_STATUS_x).
In this mode, when the ENERGYON signal is cleared, the PHY is powered down and no data is
transmitted from the PHY. When energy is received, via link pulses or packets, the ENERGYON signal
goes high, and the PHY powers up. The PHY automatically resets itself into its previous state prior to
power-down, and asserts the
(PHY_INTERRUPT_SOURCE_x). The first and possibly second packet to activate ENERGYON may
be lost.
When the
Register (PHY_MODE_CONTROL_STATUS_x)
PHY Resets
In addition to the chip-level hardware reset (nRST) and Power-On Reset (POR), the PHY supports
three block specific resets. These are discussed in the following sections. For detailed information on
all resets and the reset sequence refer to
Note: The
PHY Software Reset via RESET_CTL
The PHY can be reset via the
setting the
Reset (PHY2_RST)
reload the configuration strap values into the PHY registers.
PHY Software Reset via PHY_BASIC_CTRL_x
The PHY can also be reset by setting the
Register
complete. This reset does not reload the configuration strap values into the PHY registers.
PHY Power-Down Reset
After the PHY has returned from a power-down state, a reset of the PHY is automatically generated.
The PHY power-down modes do not reload or reset the PHY registers. Refer to
Power-Down Modes," on page 100
Port x PHY Mode Control/Status Register
( E N E R G Y O N )
reset the PHYs. Only a hardware reset (nRST) or an EEPROM RELOAD command will
automatically reload the configuration strap values into the PHY registers. For all other PHY
resets, these values will need to be manually configured via software.
(PHY_BASIC_CONTROL_x). This bit is self clearing and will return to 0 after the reset is
Energy Detect Power-Down (EDPWRDOWN)
Port 1 PHY Reset (PHY1_RST)
Digital Reset (DIGITAL_RST)
bit. These bits are self clearing after approximately 102uS. This reset does not
(PHY_BASIC_CONTROL_x). In this mode the entire PHY, except the PHY
b i t
INT7
o f
Reset Control Register
DATASHEET
for additional information.
t h e
interrupt bit of the
101
P o r t
Section 4.2, "Resets," on page
bit in the
bit, and the Port 2 PHY is reset by setting the
Reset (PHY_RST)
Power Down (PHY_PWR_DWN)
is low, energy detect power-down is disabled.
(PHY_MODE_CONTROL_STATUS_x). When in this
x
Energy Detect Power-Down (EDPWRDOWN)
Reset Control Register (RESET_CTL)
P H Y
Port x PHY Interrupt Source Flags Register
(RESET_CTL). The Port 1 PHY is reset by
bit of the
M o d e
bit of the
Port x PHY Mode Control/Status
C o n t r o l / St a t u s
42.
Port x PHY Basic Control
bit of the
Revision 1.3 (08-27-09)
Section 7.2.9, "PHY
Port x PHY
Port 2 PHY
R e g i s t e r
does not
Energy
bit of

Related parts for lan9303