lan9215i Standard Microsystems Corp., lan9215i Datasheet - Page 19

no-image

lan9215i

Manufacturer Part Number
lan9215i
Description
Lan9215i 16-bit Non-pci 10/100 Ethernet Controller With Hp Auto-mdix And Industrial Temperature Support
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9215i-MT
Manufacturer:
XILINX
Quantity:
450
Part Number:
lan9215i-MT
Manufacturer:
Standard
Quantity:
6 176
Part Number:
lan9215i-MT
Manufacturer:
SMSC32
Quantity:
51
16-bit Non-PCI 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
Datasheet
SMSC LAN9215i
Transmit Data [3:0]
Reference Ground
Receive Data[3:0]
Reference Power
Transmit Enable
Collision Detect:
Transmit Clock:
Receive Clock
Carrier Sense
Receive Error
Receive Data
PLL Ground
PLL Power
NAME
NAME
Valid:
Note 2.1
Please refer to the SMSC application note AN14.9 - “Migrating from LAN9115 to the
LAN9215” for additional details.
VDD_REF
VDD_PLL
VSS_REF
VSS_PLL
SYMBOL
SYMBOL
RXD[3:0]
TXD[3:0]
RX_CLK
TX_CLK
TX_EN
RX_ER
RX_DV
COL
CRS
Table 2.5 System and Power Signals (continued)
Table 2.6 MII Interface Signals
BUFFER
BUFFER
Note 2.2
TYPE
TYPE
(PD)
(PD)
(PD)
(PD)
(PD)
(PD)
(PD)
(PD)
O8
O8
P
P
P
P
I
I
I
I
I
I
I
DATASHEET
19
NUM
PINS
NUM
PINS
1
1
1
1
1
4
1
1
1
1
1
1
1
+1.8V Power from the internal PLL regulator.
This pin must be connected to a 10uF capacitor
(<2 Ohm ESR), in parallel with a 0.01uF
capacitor to ground. This pin must not be used
to supply power to other external devices. See
Note
GND for the PLL
Connected to 3.3v power and used as the
reference voltage for the internal PLL
Ground for internal PLL reference voltage
Transmit Clock: 25MHz in 100Base-TX mode.
2.5MHz in 10Base-T mode.
Transmit Data 3-0: Data bits that are accepted
by the PHY for transmission.
When the internal PHY is selected, these
signals are driven low (0).
Transmit Enable: Indicates that valid data is
presented on the TXD[3:0] signals, for
transmission.
When the internal PHY is selected, this signal
is driven low (0).
Receive Clock: 25MHz in 100Base-TX mode.
2.5MHz in 10Base-T mode.
Receive Error: Asserted by the PHY to indicate
that an error was detected somewhere in the
frame presently being transferred from the PHY.
MII Collision Detect: Asserted by the PHY to
indicate detection of collision condition.
Receive Data 3-0: Data bits that are sent from
the PHY to the Ethernet MAC. See
Carrier Sense: Indicates detection of carrier.
Receive Data Valid: Indicates that recovered
and decoded data nibbles are being presented
by the PHY on RXD[3:0].
2.1.
DESCRIPTION
DESCRIPTION
Revision 2.3 (08-06-08)
Note
2.2.

Related parts for lan9215i