sak-c164ci-l16m3v Infineon Technologies Corporation, sak-c164ci-l16m3v Datasheet - Page 53

no-image

sak-c164ci-l16m3v

Manufacturer Part Number
sak-c164ci-l16m3v
Description
16-bit Single-chip Microcontroller
Manufacturer
Infineon Technologies Corporation
Datasheet
Preliminary
Due to this adaptation to the input clock the frequency of
it is locked to
duration of individual TCLs.
The timings listed in the AC Characteristics that refer to TCLs therefore must be
calculated using the minimum TCL that is possible under the respective circumstances.
The actual minimum value for TCL depends on the jitter of the PLL. As the PLL is
constantly adjusting its output frequency so it corresponds to the applied input frequency
(crystal or oscillator) the relative deviation for periods of more than one TCL is lower than
for one single TCL (see formula and
For a period of
deviation D
where
So for a period of 3 TCLs @ 16 MHz (i.e.
and (3TCL)
This is especially important for bus cycles using waitstates and e.g. for the operation of
timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train
generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter
is neglectible.
Note: For all periods longer than 40 TCL the N = 40 value can be used (see
Figure 11
Data Sheet
Max. jitter
(
N
N
±26.5
±30
±20
±10
= number of consecutive TCLs and 1
±1
D
ns
TCL)
N
N
min
:
1
Approximated Maximum Accumulated PLL Jitter
f
= 3TCL
min
OSC
This approximated formula is valid for
1
N
< –
=
. The slight variation causes a jitter of
N
N
TCL the minimum value is computed using the corresponding
< –
NOM
40 and 10 MHz
TCL
10
- 2.013 ns = 91.7 ns (@
NOM
- D
< –
Figure
N
f
CPU
; D
20
N
< –
N
49
25 MHz.
[ns] = (13.3 +
= 3): D
11).
N
3
f
CPU
= (13.3 +
40.
30
= 16 MHz).
f
CPU
N
f
CPU
3
is constantly adjusted so
6.3)/
which also effects the
6.3)/16 = 2.013 ns,
f
CPU
C164CI-L16M3V
40
[MHz],
Low Power
V1.0, 2003-01
Figure
MCD04455
10 MHz
16 MHz
20 MHz
25 MHz
11).
N

Related parts for sak-c164ci-l16m3v