m24c32-wmn3p STMicroelectronics, m24c32-wmn3p Datasheet - Page 13

no-image

m24c32-wmn3p

Manufacturer Part Number
m24c32-wmn3p
Description
Kbit, Kbit Kbit Serial Eeprom
Manufacturer
STMicroelectronics
Datasheet
M24128, M24C64, M24C32
4.5
Memory addressing
To start communication between the bus master and the slave device, the bus master must
initiate a Start condition. Following this, the bus master sends the Device Select Code,
shown in
The Device Select Code consists of a 4-bit Device Type Identifier, and a 3-bit Chip Enable
“Address” (E2, E1, E0). To address the memory array, the 4-bit Device Type Identifier is
1010b.
Up to eight memory devices can be connected on a single I
unique 3-bit code on the Chip Enable (E0, E1, E2) inputs. When the Device Select Code is
received, the device only responds if the Chip Enable Address is the same as the value on
the Chip Enable (E0, E1, E2) inputs.
The 8
If a match occurs on the Device Select code, the corresponding device gives an
acknowledgment on Serial Data (SDA) during the 9
the Device Select code, it deselects itself from the bus, and goes into Stand-by mode.
Table 6.
1. X =
Current Address
Read
Random Address
Read
Sequential Read
Byte Write
Page Write
th
Mode
V
IH
bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations.
or V
Table 3
IL
Operating modes
.
(on Serial Data (SDA), most significant bit first).
RW bit WC
1
0
1
1
0
0
V
V
X
X
X
X
IL
IL
(1)
32 for M24C64
and M24C32
64 for M24128
Bytes
1
1
1
1
th
START, Device Select, RW = 1
START, Device Select, RW = 0, Address
reSTART, Device Select, RW = 1
Similar to Current or Random Address
Read
START, Device Select, RW = 0
START, Device Select, RW = 0
bit time. If the device does not match
2
C bus. Each one is given a
Initial Sequence
Device operation
13/34

Related parts for m24c32-wmn3p