pic32mx320f032h Microchip Technology Inc., pic32mx320f032h Datasheet - Page 43
pic32mx320f032h
Manufacturer Part Number
pic32mx320f032h
Description
64/100-pin General Purpose And Usb 32-bit Flash Microcontrollers
Manufacturer
Microchip Technology Inc.
Datasheet
1.PIC32MX320F032H.pdf
(172 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
pic32mx320f032h-40I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
pic32mx320f032h-40V/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
pic32mx320f032hT-40I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
pic32mx320f032hT-40V/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
TABLE 4-9:
TABLE 4-10:
TABLE 4-11:
Legend:
Note
Legend:
Note
Legend:
Note
BF80_9130 ADC1BUFC
BF80_9140 ADC1BUFD
BF80_9150 ADC1BUFE
BF80_9160 ADC1BUFF
BF88_3000 DMACON
BF88_3010 DMASTAT
BF88_3020 DMAADDR
BF88_3030 DCRCCON
BF88_3040 DCRCDATA
BF88_3050 DCRCXOR
Virtual
Virtual
Virtual
Addr
Addr
Addr
SFR
SFR
SFR
1:
1:
1:
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
This register has corresponding CLR, SET, and INV Registers at its virtual address, plus an offset of 0x4, 0x8, and 0xC, respectively. See Section 12.1.1 “CLR, SET and INV Registers” for more information.
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
This register has corresponding CLR, SET, and INV Registers at its virtual address, plus an offset of 0x4, 0x8, and 0xC, respectively. See Section 12.1.1 “CLR, SET and INV Registers” for more information.
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
All registers in this table have corresponding CLR, SET, and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8, and 0xC, respectively. See Section 12.1.1 “CLR, SET and INV Registers” for more infor-
mation.
Name
Name
Name
SFR
SFR
SFR
(1)
ADC REGISTERS MAP (CONTINUED)
DMA GLOBAL REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY
DMA CRC REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY
31:16
31:16
31:16
31:16
31:16
31:16
31:16
31:16
31:16
31:16
15:0
15:0
15:0
15:0
15:0
15:0
15:0
15:0
15:0
15:0
31/15
31/15
31/15
Bits
Bits
Bits
ON
—
—
—
—
—
—
—
30/14
30/14
30/14
Bits
Bits
Bits
FRZ
—
—
—
—
—
—
—
29/13
29/13
29/13
SIDL
Bits
Bits
Bits
—
—
—
—
—
—
—
SUSPEND
28/12
28/12
28/12
Bits
Bits
Bits
—
—
—
—
—
—
—
27/11
27/11
27/11
Bits
Bits
Bits
—
—
—
—
—
—
—
26/10
26/10
26/10
Bits
Bits
Bits
—
—
—
—
—
—
—
PLEN<3:0>
25/9
ADC Result Word C (ADC1BUFC<31:0>)
ADC Result Word D (ADC1BUFD<31:0>)
25/9
25/9
Bits
ADC Result Word E (ADC1BUFE<31:0>)
ADC Result Word F (ADC1BUFF<31:0>)
Bits
Bits
—
—
—
—
—
—
—
DCRCDATA<15:0>
DMAADDR<31:0>
DCRCXOR<15:0>
Bits
24/8
Bits
24/8
Bits
24/8
—
—
—
—
—
—
—
CRCEN
Bits
23/7
Bits
23/7
Bits
23/7
—
—
—
—
—
—
—
CRCAPP
Bits
22/6
Bits
22/6
Bits
22/6
—
—
—
—
—
—
—
Bits
21/5
Bits
21/5
Bits
21/5
—
—
—
—
—
—
—
—
20/4
20/4
20/4
Bits
Bits
Bits
—
—
—
—
—
—
—
—
RDWR
19/3
19/3
19/3
Bits
Bits
Bits
—
—
—
—
—
—
—
(1)
18/2
18/2
18/2
Bits
Bits
Bits
—
—
—
—
—
—
—
—
Bits
17/1
Bits
17/1
Bits
17/1
—
—
—
DMACH<1:0>
—
—
—
CRCCH<1:0>
Bits
16/0
Bits
16/0
Bits
16/0
—
—
—
—
—
—