p80c550efaa NXP Semiconductors, p80c550efaa Datasheet - Page 5

no-image

p80c550efaa

Manufacturer Part Number
p80c550efaa
Description
80c51 8-bit Microcontroller Family 4k/128 Otp/rom/romless, Channel Watchdog Timer
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
P80C550EFAA
Manufacturer:
PHILIPS
Quantity:
5
Part Number:
P80C550EFAA
Manufacturer:
INTEL
Quantity:
12 388
Philips Semiconductors
PIN DESCRIPTION
1998 May 01
V
V
AV
AV
Vref+
Vref–
P0.0–0.7
P1.0–P1.7
ADC0–ADC7
P2.0–P2.7
P3.0–P3.7
RST
ALE/PROG
PSEN
EA/V
XTAL1
XTAL2
MNEMONIC
SS
CC
80C51 8-bit microcontroller family
4K/128 OTP/ROM/ROMless, 8 channel 8 bit A/D, watchdog timer
CC
SS
PP
39–32
21–28
10–17
DIP
3–8
3–8
20
40
10
12
13
14
15
16
17
30
29
31
19
18
11
1
2
9
PIN NO.
43–36
25–32
14–21
5–12
5–12
LCC
24
44
14
15
16
17
18
19
20
21
13
34
33
35
23
22
1
4
2
3
TYPE
I/O
I/O
I/O
I/O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Ground: 0V reference.
Power Supply: This is the power supply voltage for normal, idle, and power-down operation.
Analog Power Supply: Analog supply voltage.
Analog Ground: Analog 0V reference.
Vref: A/D converter reference level inputs. Note that these references are combined with AV
AV
Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float
and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and
data bus during accesses to external program and data memory. In this application, it uses strong
internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification in
the S87C550. External pull-ups are required during program verification.
Port 1: Port 1 is an 8-bit input only port (6-bit in the DIP package; bits P1.6 and P1.7 are not
implemented). Port 1 digital input can be read out any time.
ADCx: Inputs to the analog multiplexer input of the 8-bit A/D. There are only six A/D inputs in the
DIP package.
Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written
to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that
are externally being pulled low will source current because of the internal pull-ups. (See DC
Electrical Characteristics: I
program memory and during accesses to external data memory that use 16-bit addresses (MOVX
@DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to
external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2
special function register.
Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written
to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that
are externally being pulled low will source current because of the pull-ups. (See DC Electrical
Characteristics: I
RxD (P3.0): Serial input port
TxD (P3.1): Serial output port
INT0 (P3.2): External interrupt
INT1 (P3.3): External interrupt
T0 (P3.4): Timer 0 external input
T1 (P3.5): Timer 1 external input
WR (P3.6): External data memory write strobe
RD (P3.7): External data memory read strobe
Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device.
An internal diffused resistor to V
V
Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address
during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6
the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is
skipped during each access to external data memory. This pin is also the program pulse input
(PROG) during EPROM programming.
Program Store Enable: The read strobe to external program memory. When the device is
executing code from the external program memory, PSEN is activated twice each machine cycle,
except that two PSEN activations are skipped during each access to external data memory. PSEN
is not activated during fetches from internal program memory.
External Access Enable/Programming Supply Voltage: EA must be externally held low to enable
the device to fetch code from external program memory locations 0000H to 0FFFH. If EA is held
high, the device executes from internal program memory unless the program counter contains an
address greater than 0FFFH. For the 80C550 ROMless part, EA must be held low for the part to
operate properly. This pin also receives the 12.75V programming supply voltage (V
EPROM programming.
Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.
Crystal 2: Output from the inverting oscillator amplifier.
CC
SS
.
in the 40-pin DIP package.
IL
). Port 3 also serves the special features of the SC80C51 family, as listed below:
IL
). Port 2 emits the high-order address byte during fetches from external
5
SS
permits a power-on reset using only an external capacitor to
NAME AND FUNCTION
80C550/83C550/87C550
Product specification
PP
) during
CC
and

Related parts for p80c550efaa