mc9s08dv16 Freescale Semiconductor, Inc, mc9s08dv16 Datasheet - Page 61

no-image

mc9s08dv16

Manufacturer Part Number
mc9s08dv16
Description
Hcs08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mc9s08dv16ACLC
Manufacturer:
FREESCALE
Quantity:
20 008
Part Number:
mc9s08dv16ACLC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s08dv16ACLC
Manufacturer:
FREESCALE
Quantity:
20 008
Part Number:
mc9s08dv16ACLCR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mc9s08dv16ACLF
Manufacturer:
FREESCALE
Quantity:
5 420
4.5.10
The Flash module has seven 8-bit registers in the high-page register space and three locations in the
nonvolatile register space in Flash memory. Two of those locations are copied into two corresponding
high-page control registers at reset. There is also an 8-byte comparison key in Flash memory. Refer to
Table 4-3
registers and control bits only by their names. A Freescale Semiconductor-provided equate or header file
normally is used to translate these names into the appropriate absolute addresses.
4.5.10.1
Bit 7 of this register is a read-only flag. Bits 6:0 may be read at any time but can be written only one time.
Before any erase or programming operations are possible, write to this register to set the frequency of the
clock for the nonvolatile memory system within acceptable limits.
Table 4-8
Freescale Semiconductor
Reset
PRDIV8
DIVLD
Field
DIV
5:0
7
6
W
R
and
shows the appropriate values for PRDIV8 and DIV for selected bus frequencies.
DIVLD
Flash Registers and Control Bits
Divisor Loaded Status Flag — When set, this read-only status flag indicates that the FCDIV register has been
written since reset. Reset clears this bit and the first write to this register causes this bit to become set regardless
of the data written.
0 FCDIV has not been written since reset; erase and program operations disabled for Flash.
1 FCDIV has been written since reset; erase and program operations enabled for Flash.
Prescale (Divide) Flash Clock by 8 (This bit is write once.)
0 Clock input to the Flash clock divider is the bus rate clock.
1 Clock input to the Flash clock divider is the bus rate clock divided by 8.
Divisor for Flash Clock Divider — These bits are write once. The Flash clock divider divides the bus rate clock
(or the bus rate clock divided by 8 if PRDIV8 = 1) by the value in the 6-bit DIV field plus one. The resulting
frequency of the internal Flash clock must fall within the range of 200 kHz to 150 kHz for proper Flash operations.
Program/Erase timing pulses are one cycle of this internal Flash clock which corresponds to a range of 5 μs to
6.7 μs. The automated programming logic uses an integer number of these pulses to complete an erase or
program operation. See
Flash Clock Divider Register (FCDIV)
0
7
Table 4-5
= Unimplemented or Reserved
PRDIV8
for the absolute address assignments for all Flash registers. This section refers to
0
6
if PRDIV8 = 1 — f
Figure 4-5. Flash Clock Divider Register (FCDIV)
if PRDIV8 = 0 — f
Table 4-7. FCDIV Register Field Descriptions
Equation 4-1
MC9S08DV60 Series Data Sheet, Rev 3
0
5
FCLK
and
FCLK
Equation
= f
0
4
= f
Bus
Description
Bus
÷ (8 × (DIV + 1))
4-2.
÷ (DIV + 1)
3
0
DIV
0
2
0
1
Chapter 4 Memory
Eqn. 4-1
Eqn. 4-2
0
0
61

Related parts for mc9s08dv16