x4043s8izt2 Intersil Corporation, x4043s8izt2 Datasheet - Page 18

no-image

x4043s8izt2

Manufacturer Part Number
x4043s8izt2
Description
Cpu Supervisor With 4kbit Eeprom
Manufacturer
Intersil Corporation
Datasheet
TIMING DIAGRAMS
Bus Timing
WP Pin Timing
Write Cycle Timing
Nonvolatile Write Cycle Timing
Notes: (7) t
SDA OUT
Symbol
SDA IN
t
WC
SCL
SDA
SCL
the minimum cycle time to be allowed for any nonvolatile write by the user, unless acknowledge polling is used.
(7)
WC
is the time from a valid stop condition at the end of a write sequence to the end of the self-timed internal nonvolatile write cycle. It is
t
SU:STA
SDA IN
SCL
WP
Write cycle time
8
th
Bit of Last Byte
t
HD:STA
18
START
t
F
t
SU:WP
Parameter
t
SU:DAT
Clk 1
t
HIGH
ACK
X4043, X4045
Slave Address Byte
t
LOW
t
HD:DAT
Condition
Stop
Min.
t
R
t
AA
t
HD:WP
Clk 9
t
WC
Typ.
t
DH
5
(7)
Condition
Start
Max.
t
10
BUF
t
SU:STO
Unit
ms
March 16, 2006
FN8118.2

Related parts for x4043s8izt2