xr16v564 Exar Corporation, xr16v564 Datasheet - Page 18

no-image

xr16v564

Manufacturer Part Number
xr16v564
Description
2.25v To 3.6v Quad Uart With 32-byte Fifo
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
xr16v564DIV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Company:
Part Number:
xr16v564DIV-F
Quantity:
3 700
Part Number:
xr16v564IJ-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IL-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IL-F
Quantity:
260
Part Number:
xr16v564IV-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IV-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IV-F
Quantity:
260
Part Number:
xr16v564IV80
Manufacturer:
EXAR
Quantity:
275
Part Number:
xr16v564IV80
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
xr16v564IV80-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16v564IV80-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16v564IV80-F
Quantity:
2 710
XR16V564/564D
2.25V TO 3.6V QUAD UART WITH 32-BYTE FIFO
Automatic RTS hardware flow control is used to prevent data overrun to the local receiver FIFO. The RTS#
output is used to request remote unit to suspend/resume data transmission. The auto RTS flow control
features is enabled to fit specific application requirement (see
If using the Auto RTS interrupt:
Enable RTS interrupt through IER bit-6 (after setting EFR bit-4). The UART issues an interrupt when the RTS#
pin makes a transition from low to high: ISR bit-5 will be set to logic 1.
The V564 has a new feature that provides flow control trigger hysteresis while maintaining compatibility with
the XR16C850, ST16C650A and ST16C550 family of UARTs. With the Auto RTS function enabled, an interrupt
is generated when the receive FIFO reaches the selected RX trigger level. The RTS# pin will not be forced
HIGH (RTS off) until the receive FIFO reaches one trigger level above the selected trigger level in the trigger
table
trigger level. Under the above described conditions, the V564 will continue to accept data until the receive
FIFO gets full. The Auto RTS function is initiated when the RTS# output pin is asserted LOW (RTS On).
F
2.11
2.12
IGURE
Enable auto RTS flow control using EFR bit-6.
The auto RTS function must be started by asserting RTS# output pin (MCR bit-1 to logic 1 after it is enabled).
R
(Table
X
10. R
Auto RTS (Hardware) Flow Control
Auto RTS Hysteresis
R eceive D ata
16X or 8X or 4X C lock
Byte and Errors
T
32 bytes by 11-bit w ide
RIGGER
12). The RTS# pin will return LOW after the RX FIFO is unloaded to one level below the selected
16
24
30
8
( D LD [5:4] )
ECEIVER
L
FIFO
EVEL
O
PERATION IN
T
R eceive D ata Shift
ABLE
R egister (R SR )
INT P
D ata FIFO
FIFO
R eceive
7: A
R eceive
IN
D ata
A
16
24
30
8
UTO
CTIVATION
AND
RTS (H
A
UTO
V alidation
D ata falls to
Trigger=16
D ata fills to
D ata Bit
FIFO
24
E xam ple
8
RTS F
ARDWARE
18
: - R X FIFO trigger level selected at 16 bytes
RTS# D
(C
HARACTERS IN
LOW
R TS# re-asserts w hen data falls below the flow
control trigger level to restart rem ote transm itter.
Enable by EFR bit-6=1, M C R bit-1.
R TS# de-asserts w hen data fills above the flow
control trigger level to suspend rem ote transm itter.
Enable by EFR bit-6=1, M C R bit-1.
Figure
R H R Interrupt (IS R bit-2) program m ed for
(See N ote Below )
desired FIFO trigger level.
FIFO is Enabled by FC R bit-0=1
) F
E
C
-
LOW
ASSERTED
ONTROL
16
24
30
30
11):
C
ONTROL
R
X
M
(H
F
ODE
IFO
IGH
)
)
R eceive D ata C haracters
(C
RTS# A
HARACTERS IN
SSERTED
16
24
0
8
R XFIFO 1
R
REV. 1.0.1
(L
X
F
OW
IFO
)
)

Related parts for xr16v564