apa075 Actel Corporation, apa075 Datasheet - Page 26

no-image

apa075

Manufacturer Part Number
apa075
Description
Proasicplus Flash Family Fpgas
Manufacturer
Actel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
apa075-FG144
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
apa075-FG144
Manufacturer:
XILINX
0
Part Number:
apa075-FG144
Manufacturer:
ACTEL
Quantity:
20 000
Part Number:
apa075-FG144A
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
apa075-FG144I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
apa075-FG144I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
apa075-FGG144
Manufacturer:
Actel
Quantity:
135
Part Number:
apa075-FGG144
Manufacturer:
ACTEL
Quantity:
1 045
Part Number:
apa075-FGG144
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
apa075-FGG144
Manufacturer:
ACTEL
Quantity:
20 000
Part Number:
apa075-FTQ100
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Company:
Part Number:
apa075-PQ208
Quantity:
2
Part Number:
apa075-PQG208
Manufacturer:
Actel
Quantity:
135
Part Number:
apa075-PQG208
Manufacturer:
Freescale
Quantity:
245
Logic Tile Timing Characteristics
Timing characteristics for ProASIC
three categories: family dependent, device dependent,
and design dependent. The input and output buffer
characteristics are common to all ProASIC
members. Internal routing delays are device dependent.
Design dependency means that actual delays are not
determined until after placement and routing of the
user’s design are complete. Delay values may then be
determined by using the Timer utility or by performing
simulation with post-layout delays.
Critical Nets and Typical Nets
Propagation delays are expressed only for typical nets,
which are used for initial design performance evaluation.
Critical net delays can then be applied to the most
timing-critical paths. Critical nets are determined by net
property assignment prior to place-and-route. Refer to
the Actel
on using constraints.
Table 1-9 •
1 -2 0
2.3 V
2.5 V
2.7 V
Notes:
1. The user can set the junction temperature in Designer software to be any integer value in the range of –55°C to 175°C.
2. The user can set the core voltage in Designer software to be any value between 1.4 V and 1.6 V.
ProASIC
Designer User’s Guide
PLUS
Temperature and Voltage Derating Factors
(Normalized to Worst-Case Commercial, T
–55°C
0.84
0.81
0.77
Flash Family FPGAs
–40°C
0.86
0.82
0.79
or online help for details
PLUS
0.91
0.87
0.83
0°C
devices fall into
PLUS
25°C
0.94
0.90
0.86
family
J
= 70°C, V
70°C
v5.5
1.00
0.95
0.91
Timing Derating
Since ProASIC
CMOS process, device performance will vary with
temperature, voltage, and process. Minimum timing
parameters
minimum operating temperature, and optimal process
variations. Maximum timing parameters reflect minimum
operating voltage, maximum operating temperature,
and worst-case process variations (within process
specifications). The derating factors shown in
should be applied to all timing data contained within
this datasheet.
All timing numbers listed in this datasheet represent
sample timing characteristics of ProASIC
Actual timing delay values are design-specific and can be
derived from the Timer tool in Actel’s Designer software
after place-and-route.
DD
= 2.3 V)
85°C
1.02
0.98
0.93
reflect
PLUS
110°C
1.05
1.01
0.96
devices are manufactured with a
maximum
125°C
1.13
1.09
1.04
operating
135°C
1.18
1.13
1.08
PLUS
Table 1-9
150°C
voltage,
devices.
1.27
1.21
1.16

Related parts for apa075