SAA7380GP Philips Semiconductors, SAA7380GP Datasheet - Page 27

no-image

SAA7380GP

Manufacturer Part Number
SAA7380GP
Description
Error correction and host interface IC for CD-ROM ELM
Manufacturer
Philips Semiconductors
Datasheet
Philips Semiconductors
7.9.1.3
The other registers are used for data transfers. These can only occur when the sub-CPU has enabled a data transfer.
This will be indicated to the host by the DTEN pin being LOW.
7.9.2
Table 26 Oak compatibility mode
Note
1. Where X = don’t care.
Data transfer is selected when the transfer type is non-DMA, the sub-CPU has started a data transfer and the DTS bit in
the HCON register has not been asserted.
DMA transfer is selected using the HCON register.
The COMIN and SBOUT registers are similar to the same registers in the Sanyo compatibility mode.
7.9.2.1
Writing to this register causes the SCRST pin to go LOW for several clock periods. The SAA7380 registers are not
affected.
7.9.2.2
Table 27 TSTAT register bits
This is the host Transfer Status Register. The EJECT bit reflects the state of the EJECT pin. Bits EOP, STEN and DTEN
have the same operation as the equivalent pins in the Sanyo compatibility mode. Bit WAIT is the same as the Sanyo
mode WAIT pin when non-DMA transfer is selected otherwise it is logic 1. Bit DRQ is the same as the Sanyo mode WAIT
pin when DMA transfer is selected otherwise it is logic 0.
1996 Apr 25
DMACK
Error correction and host interface IC for
CD-ROM (ELM)
BIT 7
1
1
1
1
1
1
1
1
0
0
1
O
AK COMPATIBILITY MODE
Data Transfer
RESET Sub-CPU
TSTAT
HEN
X
X
0
0
0
0
0
0
0
1
(1)
BIT 6
1
DA1
X
X
X
0
0
0
0
0
0
1
(1)
EJECT
BIT 5
DA0
X
X
X
0
0
0
0
1
1
0
(1)
HRD
BIT 4
WAIT
1
0
1
0
1
X
0
1
1
0
(1)
27
HWR
X
0
1
0
1
0
1
0
0
1
(1)
BIT 3
EOP
DATA TRANSFER
SELECTED
YES
YES
STEN
NO
NO
BIT 2
X
X
X
X
X
X
(1)
DTEN
BIT 1
write COMIN
read SBOUT
write data
read data
RESET sub-CPU
read TSTAT
write HCON
none
write DMA data
read DMA data
Preliminary specification
OPERATION
SAA7380
BIT 0
DRQ

Related parts for SAA7380GP