CY7C057 CYPRESS [Cypress Semiconductor], CY7C057 Datasheet - Page 2

no-image

CY7C057

Manufacturer Part Number
CY7C057
Description
3.3V 16K/32K x 36 FLEx36 Asynchronous Dual-Port Static RAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C057-15AC
Manufacturer:
CYPRESS
Quantity:
300
Part Number:
CY7C057V-12AC
Manufacturer:
AD
Quantity:
993
Part Number:
CY7C057V-12AC
Manufacturer:
CYPRESS
Quantity:
300
Part Number:
CY7C057V-12AC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C057V-12AXC
Manufacturer:
CY
Quantity:
6
Part Number:
CY7C057V-12AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C057V-12AXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C057V-12AXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C057V-12BBC
Manufacturer:
CY
Quantity:
250
Part Number:
CY7C057V-12BBC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C057V-12BBC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C057V-15AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C057V-15AC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY7C057V-15AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Functional Description
The CY7C056V and CY7C057V are low-power CMOS 16K
and 32K x 36 dual-port static RAMs. Various arbitration
schemes are included on the devices to handle situations
when multiple processors access the same piece of data. Two
ports are provided, permitting independent, asynchronous ac-
cess for reads and writes to any location in memory. The de-
vices can be utilized as standalone 36-bit dual-port static
RAMs or multiple devices can be combined in order to function
as a 72-bit or wider master/slave dual-port static RAM. An M/S
pin is provided for implementing 72-bit or wider memory appli-
cations without the need for separate master and slave devic-
es or additional discrete logic. Application areas include inter-
processor/multiprocessor designs, communications status
buffering, and dual-port video/graphics memory.
Note:
Document #: 38-06055 Rev. **
3.
CE is LOW when CE
0
V
IL
and CE
1
V
IH
.
Each port has independent control pins: Chip Enable (CE)
Read or Write Enable (R/W), and Output Enable (OE). Two
flags are provided on each port (BUSY and INT). BUSY sig-
nals that the port is trying to access the same location currently
being accessed by the other port. The Interrupt Flag (INT) per-
mits communication between ports or systems by means of a
mail box. The semaphores are used to pass a flag, or token,
from one port to the other to indicate that a shared resource is
in use. The semaphore logic is comprised of eight shared
latches. Only one side can control the latch (semaphore) at
any time. Control of a semaphore indicates that a shared re-
source is in use. An automatic Power-Down feature is con-
trolled independently on each port by Chip Select (CE
CE
The CY7C056V and CY7C057V are available in 144-Pin Thin
Quad Plastic Flatpack (TQFP) and 172-Ball Ball Grid Array
(BGA) packages.
1
) pins.
CY7C056V
CY7C057V
Page 2 of 23
0
and
[3]
,

Related parts for CY7C057