AD9516-0_07 AD [Analog Devices], AD9516-0_07 Datasheet - Page 48
AD9516-0_07
Manufacturer Part Number
AD9516-0_07
Description
14-Output Clock Generator with Integrated 2.8 GHz VCO
Manufacturer
AD [Analog Devices]
Datasheet
1.AD9516-0_07.pdf
(84 pages)
- Current page: 48 of 84
- Download datasheet (2Mb)
AD9516-0
Synchronization of the outputs is executed in several ways:
• The SYNC pin is forced low and then released (manual sync).
• By setting and then resetting any one of the following three
• Synchronization of the outputs can be executed as part of the
• The RESET pin is forced low and then released (chip reset).
• The PD pin is forced low and then released (chip power down).
• Whenever a VCO calibration is completed, an internal SYNC
SYNC PIN
INPUT TO CHANNEL DIVIDER
bits: the soft sync bit (0x230<0>), the soft reset bit (0x00<5>
[mirrored]), and the distribution power-down bit (0x230<1>).
chip power-up sequence.
signal is automatically asserted at the beginning and released
upon the completion of a VCO calibration.
INPUT TO VCO DIVIDER
CHANNEL DIVIDER
OUTPUT CLOCKING
CHANNEL DIVIDER
OUTPUT OF
Figure 55. SYNC Timing when VCO Divider Is Used—CLK or VCO Is Input
1
14 TO 15 CYCLES AT CHANNEL DIVIDER INPUT + 1 CYCLE AT VCO DIVIDER INPUT
2
3
CHANNEL DIVIDER OUTPUT STATIC
Rev. 0 | Page 48 of 84
4
5
6
The most common way to execute the SYNC function is to use
the SYNC pin to do a manual synchronization of the outputs.
This requires a low-going signal on the SYNC pin, which is held
low and then released when synchronization is desired. The
timing of the SYNC operation is shown in Figure 55 (using
VCO divider) and Figure 56 (VCO divider not used). There is
an uncertainty of up to 1 cycle of the clock at the input to the
channel divider due to the asynchronous nature of the SYNC
signal with respect to the clock edges inside the AD9516. The
delay from the SYNC rising edge to the beginning of synchronized
output clocking is between 14 and 15 cycles of clock at the
channel divider input, plus either one cycle of the VCO divider
input (see Figure 55), or one cycle of the channel divider input
(see Figure 56), depending on whether the VCO divider is used.
Cycles are counted from the rising edge of the signal.
Another common way to execute the SYNC function is by
setting and resetting the soft sync bit at 0x230<0> (see Table 52
through Table 61 for details). Both setting and resetting of the
soft sync bit requires an update all registers (0x232<0> = 1)
operation to take effect.
7
8
9
10
11
12
13
14
1
OUTPUT CLOCKING
CHANNEL DIVIDER
Related parts for AD9516-0_07
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
DPG2 EVAL ADAPTER FOR XILINX BOARDS
Manufacturer:
Analog Devices Inc
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
RF Development Tools Sransceiver board for FMC evaluation kit
Manufacturer:
Analog Devices
Part Number:
Description:
Analog Devices: Data Converters: DAC 12-Bit, 10 ns to 100 ns Converters Selection Table
Manufacturer:
AD [Analog Devices]
Datasheet:
Part Number:
Description:
Analog Devices: Data Converters: DAC 8-Bit, 10 ns to 100 ns Converters Selection Table
Manufacturer:
AD [Analog Devices]
Datasheet:
Part Number:
Description:
Low-Power Analog Front End with DSP Microcomputer
Manufacturer:
AD [Analog Devices]
Datasheet: