CAT25080 CATALYST [Catalyst Semiconductor], CAT25080 Datasheet - Page 10

no-image

CAT25080

Manufacturer Part Number
CAT25080
Description
8-Kb and 16-Kb SPI Serial CMOS EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT25080HU2E-GT3
Manufacturer:
INFINEON
Quantity:
100
Part Number:
CAT25080HU2I-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 400
Part Number:
CAT25080HU2I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080HU4I-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 350
Part Number:
CAT25080LI-G
Manufacturer:
ON Semiconductor
Quantity:
30
Part Number:
CAT25080LI-G
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080LIG
Manufacturer:
AD
Quantity:
5 836
Company:
Part Number:
CAT25080VI-GT3
Quantity:
45
Part Number:
CAT25080VP2I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080YI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT25080YI-GT3A
Quantity:
970
CAT25080, CAT25160
Hold Operation
The HOLD
between host and CAT25080/160. To pause, HOLD
must be taken low while SCK is low (Figure 10). During
the hold condition the device must remain selected (CS
low). During the pause, the data output pin (SO) is tri-
stated (high impedance) and SI transitions are ignored.
To resume communication, HOLD
while SCK is low.
DESIGN CONSIDERATIONS
The CAT25080/160 devices incorporate Power-On
Reset (POR) circuitry which protects the internal logic
against powering up in the wrong state. The device will
power up into Standby mode after V
POR trigger level and will power down into Reset mode
when V
directional POR behavior protects the device against
‘brown-out’ failure following a temporary loss of power.
Figure 10. HOLD
Note: Dashed Line = mode (1, 1) - - - - - -
Doc. No. 1122 Rev. A
¯¯¯¯¯ input can be used to pause communication
HOLD
CC
SCK
SO
CS
drops below the POR trigger level. This bi-
¯¯¯¯¯ Timing
¯¯¯¯¯ must be taken high
t HD
CC
t CD
exceeds the
t HZ
¯¯¯¯¯
¯¯
10
The CAT25080/160 device powers up in a write disable
state and in a low power standby mode. A WREN
instruction must be issued prior any writes to the device.
After power up, the CS pin must be brought low to enter
a ready state and receive an instruction. After a
successful byte/page write or status register write, the
device goes into a write disable mode. The CS input
must be set high after the proper number of clock cycles
to start the internal write cycle. Access to the memory
array during an internal write cycle is ignored and
programming is continued. Any invalid op-code will be
ignored and the serial output pin (SO) will remain in the
high impedance state.
HIGH IMPEDANCE
t HD
t CD
t LZ
Characteristics subject to change without notice
© 2006 Catalyst Semiconductor, Inc.

Related parts for CAT25080