CAT25080 CATALYST [Catalyst Semiconductor], CAT25080 Datasheet - Page 4

no-image

CAT25080

Manufacturer Part Number
CAT25080
Description
8-Kb and 16-Kb SPI Serial CMOS EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT25080HU2E-GT3
Manufacturer:
INFINEON
Quantity:
100
Part Number:
CAT25080HU2I-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 400
Part Number:
CAT25080HU2I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080HU4I-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 350
Part Number:
CAT25080LI-G
Manufacturer:
ON Semiconductor
Quantity:
30
Part Number:
CAT25080LI-G
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080LIG
Manufacturer:
AD
Quantity:
5 836
Company:
Part Number:
CAT25080VI-GT3
Quantity:
45
Part Number:
CAT25080VP2I-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT25080YI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
CAT25080YI-GT3A
Quantity:
970
CAT25080, CAT25160
PIN DESCRIPTION
SI: The serial data input pin accepts op-codes,
addresses and data. In SPI modes (0,0) and (1,1)
input data is latched on the rising edge of the SCK
clock input.
SO: The serial data output pin is used to transfer data
out of the device. In SPI modes (0,0) and (1,1) data is
shifted out on the falling edge of the SCK clock.
SCK: The serial clock input pin accepts the clock
provided by the host and used for synchronizing
communication between host and CAT25080/160.
CS
the CAT25080/160. When CS
tri-stated (high impedance) and the device is in
Standby Mode (unless an internal write operation is in
progress). Every communication session between host
and CAT25080/160 must be preceded by a high to low
transition and concluded with a low to high transition of
the CS
¯¯¯ : The write protect input pin will allow all write
operations to the device when held high. When WP
pin is tied low and the WPEN bit in the Status
Register (refer to Status Register description, later in
this Data Sheet) is set to “1”, writing to the Status
Register is disabled.
HOLD
mission between host and CAT25080/160, without
having to retransmit the entire sequence at a later
time. To pause, HOLD
resume it must be taken back high, with the SCK
input low during both transitions. When not used for
pausing, the HOLD
either directly or through a resistor.
Figure 1. Synchronous Data Timing
Note: Dashed Line = mode (1, 1) - - - - - -
Doc. No. 1122 Rev. A
WP
¯¯¯¯¯ : The HOLD
¯¯ : The chip select input pin is used to enable/disable
SCK
¯¯ input.
CS
SO
SI
V
V
V
V
V
V
IH
V
V IL
OH
OL
IL
IL
IH
IH
¯¯¯¯¯ input pin is used to pause trans–
¯¯¯¯¯ input should be tied to V
HI-Z
¯¯¯¯¯ must be taken low and to
¯¯ is high, the SO output is
t
SU
VALID IN
t
CSS
t
WH
t
H
¯¯¯
CC
,
4
FUNCTIONAL DESCRIPTION
The CAT25080/160 devices support the Serial Periphe–
ral Interface (SPI) bus protocol, modes (0,0) and (1,1).
The device contains an 8-bit instruction register. The
instruction set and associated op-codes are listed in
Table 1.
Reading data stored in the CAT25080/160 is accom–
plished by simply providing the READ command and an
address. Writing to the CAT25080/160, in addition to a
WRITE command, address and data, also requires
enabling the device for writing by first setting certain bits
in a Status Register, as will be explained later.
After a high to low transition on the CS
CAT25080/160 will accept any one of the six instruction
op-codes listed in Table 1 and will ignore all other
possible 8-bit combinations. The communication proto–
col follows the timing from Figure 1.
Table 1: Instruction Set
t
WL
Instruction
WREN
WRDI
RDSR
WRSR
READ
WRITE
t
V
t
t FI
RI
0000 0110
0000 0101
0000 0001
0000 0011
0000 0100
0000 0010
Opcode
t
HO
Characteristics subject to change without notice
t
Operation
Enable Write Operations
Disable Write Operations
Read Status Register
Write Status Register
Read Data from Memory
Write Data to Memory
CSH
© 2006 Catalyst Semiconductor, Inc.
t
DIS
¯¯ input pin, the
HI-Z
t
CS

Related parts for CAT25080