XA3S1400A XILINX [Xilinx, Inc], XA3S1400A Datasheet - Page 44

no-image

XA3S1400A

Manufacturer Part Number
XA3S1400A
Description
XA Spartan-3A Automotive FPGA Family Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S1400A
Manufacturer:
XILINX
0
Part Number:
XA3S1400A-4FGG484I
Manufacturer:
XILINX
Quantity:
256
Part Number:
XA3S1400A-4FGG484I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S1400A-4FGG484I
Manufacturer:
XILINX
0
Part Number:
XA3S1400A-4FGG484I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S1400A-4FGG484Q
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XA3S1400A-4FGG484Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S1400A-4FGG484Q
Manufacturer:
XILINX
0
Part Number:
XA3S1400A-4FGG484Q
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Suspend Mode Timing
Table 43: Suspend Mode Timing Parameters
44
Entering Suspend Mode
Notes:
1.
2.
T
T
T
T
T
Exiting Suspend Mode
T
T
T
T
T
T
AWAKE_GWE1
AWAKE_GWE512
AWAKE_GTS1
AWAKE_GTS512
SUSPENDHIGH_AWAKE
SUSPENDFILTER
SUSPEND_GWE
SUSPEND_GTS
SUSPEND_DISABLE
SUSPENDLOW_AWAKE
SUSPEND_ENABLE
These parameters based on characterization.
For information on using the Spartan-3A Suspend feature, see XAPP480: Using Suspend Mode in Spartan-3 Generation FPGAs.
Flip-Flops, Block RAM,
Symbol
SUSPEND Input
AWAKE Output
Distributed RAM
FPGA Outputs
FPGA Inputs,
Interconnect
Rising edge of SUSPEND pin to falling edge of AWAKE pin without glitch filter
(suspend_filter:No)
Adjustment to SUSPEND pin rising edge parameters when glitch filter
enabled (suspend_filter:Yes)
Rising edge of SUSPEND pin until FPGA output pins drive their defined
SUSPEND constraint behavior
Rising edge of SUSPEND pin to write-protect lock on all writable clocked
elements
Rising edge of the SUSPEND pin to FPGA input pins and interconnect
disabled
Falling edge of the SUSPEND pin to rising edge of the AWAKE pin. Does not
include DCM lock time.
Falling edge of the SUSPEND pin to FPGA input pins and interconnect
re-enabled
Rising edge of the AWAKE pin until write-protect lock released on all writable
clocked elements, using sw_clk:InternalClock and sw_gwe_cycle:1.
Rising edge of the AWAKE pin until write-protect lock released on all writable
clocked elements, using sw_clk:InternalClock and sw_gwe_cycle:512.
Rising edge of the AWAKE pin until outputs return to the behavior described
in the FPGA application, using sw_clk:InternalClock and sw_gts_cycle:1.
Rising edge of the AWAKE pin until outputs return to the behavior described
in the FPGA application, using sw_clk:InternalClock and
sw_gts_cycle:512.
Entering Suspend Mode
Figure 9: Suspend Mode Timing
t
SUSPEND_GWE
t
SUSPENDHIGH_AWAKE
t
SUSPEND_GTS
Description
www.xilinx.com
Defined by SUSPEND constraint
t
SUSPEND_DISABLE
Exiting Suspend Mode
Blocked
Write Protected
t
SUSPEND_ENABLE
t
sw_gts_cycle
SUSPENDLOW_AWAKE
sw_gwe_cycle
+160
Min
DS681 (v1.1) February 3, 2009
4 to 108
t
AWAKE_GTS
3.7 to
+300
Typ
340
109
Product Specification
<5
10
67
14
57
14
7
t
DS610-3_08_061207
AWAKE_GWE
+600
Max
Units
ns
ns
ns
ns
ns
μs
μs
ns
μs
ns
μs
R

Related parts for XA3S1400A