MD56V62160E-10 OKI [OKI electronic componets], MD56V62160E-10 Datasheet - Page 3
![no-image](/images/no-image-200.jpg)
MD56V62160E-10
Manufacturer Part Number
MD56V62160E-10
Description
Manufacturer
OKI [OKI electronic componets]
Datasheet
1.MD56V62160E-10.pdf
(34 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MD56V62160E-10TAZC
Manufacturer:
TEMIC
Quantity:
731
Company:
Part Number:
MD56V62160E-10TAZC3B
Manufacturer:
TEXAS
Quantity:
26 396
Company:
Part Number:
MD56V62160E-10TAZP3
Manufacturer:
OKI
Quantity:
5 000
PIN DESCRIPTION
OKI Semiconductor
CLK
CS
CKE
Address
A13, A12
(BA0, BA1)
RAS
CAS
WE
UDQM,
LDQM
DQi
Fetches all inputs at the “H” edge.
Disables or enables device operation by asserting or deactivating all inputs except CLK, CKE,
UDQM and LDQM.
Masks system clock to deactivate the subsequent CLK operation.
If CKE is deactivated, system clock will be masked so that the subsequent CLK operation is
deactivated. CKE should be asserted at least one cycle prior to a new command.
Row & column multiplexed.
Row address
Column Address
Slects bank to be activated during row address latch time and selects bank for precharge and
read/write during column address latch time.
Functionality depends on the combination. For details, see the function truth table.
Masks the read data of two clocks later when UDQM and LDQM are set “H” at the “H” edge of the
clock signal. Masks the write data of the same clock when UDQM and LDQM are set “H” at the “H”
edge of the clock signal. UDQM controls upper byte and LDQM controls lower byte.
Data inputs/outputs are multiplexed on the same pin.
: RA0 – RA11
: CA0 – CA7
FEDD56V62160E-01
MD56V62160E
3/34