LPC3230 NXP [NXP Semiconductors], LPC3230 Datasheet - Page 29

no-image

LPC3230

Manufacturer Part Number
LPC3230
Description
16/32-bit ARM microcontrollers; hardware floating-point coprocessor, USB On-The-Go, and EMC memory interface
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC3230FET
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC3230FET296
Manufacturer:
IDT
Quantity:
200
Part Number:
LPC3230FET296,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC3230FET296/01
Manufacturer:
FAIRCHILD
Quantity:
1 490
Company:
Part Number:
LPC3230FET296/01
Quantity:
3
Company:
Part Number:
LPC3230FET296/01
Quantity:
3
Part Number:
LPC3230FET296/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC3220_30_40_50_1
Preliminary data sheet
7.6.3.2 USB host controller
7.6.3.3 USB OTG controller
condition is indicated via status registers. An interrupt is also generated if enabled. The
DMA controller when enabled transfers data between the endpoint buffer and the USB
RAM.
Features
The host controller enables data exchange with various USB devices attached to the bus.
It consists of register interface, serial interface engine and DMA controller. The register
interface complies to the OHCI specification .
Features
USB OTG (On-The-Go) is a supplement to the USB 2.0 specification that augments the
capability of existing mobile devices and USB peripherals by adding host functionality for
connection to USB peripherals.
Features
Fully compliant with USB 2.0 full-speed specification .
Supports 32 physical (16 logical) endpoints.
Supports control, bulk, interrupt and isochronous endpoints.
Scalable realization of endpoints at run time.
Endpoint maximum packet size selection (up to USB maximum specification) by
software at run time.
RAM message buffer size based on endpoint realization and maximum packet size.
Supports bus-powered capability with low suspend current.
Supports DMA transfer on all non-control endpoints.
One duplex DMA channel serves all endpoints.
Allows dynamic switching between CPU controlled and DMA modes.
Double buffer implementation for bulk and isochronous endpoints.
OHCI compliant.
OHCI specifies the operation and interface of the USB host controller and software
driver.
The host controller has four USB states visible to the software driver:
– USBOperational: Process lists and generate SOF tokens.
– USBReset: Forces reset signaling on the bus, SOF disabled.
– USBSuspend: Monitor USB for wake-up activity.
– USBResume: Forces resume signaling on the bus.
HCCA register points to interrupt and isochronous descriptors list.
ControlHeadED and BulkHeadED registers point to control and bulk descriptors list.
Fully compliant with On-The-Go supplement to the USB Specification 2.0 Revision
1.0 .
Rev. 01 — 6 February 2009
LPC3220/30/40/50
16/32-bit ARM microcontrollers
© NXP B.V. 2009. All rights reserved.
29 of 73

Related parts for LPC3230