EP9315-EB CIRRUS [Cirrus Logic], EP9315-EB Datasheet - Page 9

no-image

EP9315-EB

Manufacturer Part Number
EP9315-EB
Description
Enhanced Universal Platform System-on-Chip Processor
Manufacturer
CIRRUS [Cirrus Logic]
Datasheet
Universal Asynchronous
Receiver/Transmitters (UARTs)
Three 16550-compatible UARTs are supplied. Two
provide asynchronous HDLC (High-level Data Link
Control) protocol support for full-duplex transmit and
receive. The HDLC receiver handles framing, address
matching, CRC checking, control-octet transparency, and
optionally passes the CRC to the host at the end of the
packet. The HDLC transmitter handles framing, CRC
generation, and control-octet transparency. The host
must
transmission. The HDLC receiver and transmitter use the
UART FIFOs to buffer the data streams. A third IrDA
compatible UART is also supplied.
DS638PP4
TXD0
RXD0
CTSn
DSRn / DCDn
DTRn
RTSn
EGPIO[0] / RI
TXD1 / SIROUT
RXD1 / SIRIN
TXD2
RXD2
EGPIO[3] / TENn
Table I. Universal Asynchronous Receiver/Transmitters Pin
UART1 supports modem bit rates up to 115.2 Kbps,
supports HDLC and includes a 16-byte FIFO for
receive and a 16-byte FIFO for transmit. Interrupts are
generated on Rx, Tx, and modem status change.
UART2 contains an IrDA encoder operating at either
the slow (up to 115 Kbps), medium (0.576 or 1.152
Mbps), or fast (4 Mbps) IR data rates. It also has a 16-
byte FIFO for receive and a 16-byte FIFO for transmit.
UART3 supports HDLC and includes a 16-byte FIFO
for receive and a 16-byte FIFO for transmit. Interrupts
are generated on Rx and Tx.
Pin Mnemonic
assemble
the
UART1 Transmit
UART1 Receive
UART1 Clear To Send /
Transmit Enable
UART1 Data Set Ready /
Data Carrier Detect
UART1 Data Terminal Ready
UART1 Ready To Send
UART1 Ring Indicator
UART2 Transmit /
IrDA Output
UART2 Receive / IrDA Input
UART3 Transmit
UART3 Receive
HDLC3 Transmit Enable
Assignments
frame
Pin Name - Description
©
in
Copyright 2005 Cirrus Logic (All Rights Reserved)
memory
before
®
-
Triple Port USB Host
The USB Open Host Controller Interface (Open HCI)
provides full speed serial communications ports at a
baud rate of 12 Mbits/sec. Up to 127 USB devices
(printer, mouse, camera, keyboard, etc.) and USB hubs
can be connected to the USB host in the USB “tiered-
start” topology.
This includes the following features:
The Open HCI host controller initializes the master DMA
transfer with the AHB bus:
Two-wire Interface
The two-wire interface provides communication and
control for synchronous-serial-driven devices.
USBp[2:0]
USBm[2:0]
Table K. Two-Wire Port with EEPROM Support Pin Assignments
EECLK
EEDATA
Pin Mnemonic
Compliance with the USB 2.0 specification
Compliance with the Open HCI Rev 1.0 specification
Supports both low speed (1.5 Mbps) and full speed
(12 Mbps) USB device connections
Root HUB integrated with 3 downstream USB ports
Transceiver buffers integrated, over-current protection
on ports
Supports power management
Operates as a master on the bus
Fetches endpoint descriptors and transfer descriptors
Accesses endpoint data from system memory
Accesses the HC communication area
Writes status and retire transfer descriptor
Pin Mnemonic
Table J. Triple Port USB Host Pin Assignments
Enhanced Universal Platform SOC Processor
Two-Wire Interface Clock
Two-Wire Interface Data
Pin Name - Description
USB Positive signals
USB Negative Signals
Pin Name - Description
General
Purpose I/O
General
Purpose I/O
Alternative
Usage
EP9315
9

Related parts for EP9315-EB