IBM25PPC440GX IBM Microelectronics, IBM25PPC440GX Datasheet - Page 13

no-image

IBM25PPC440GX

Manufacturer Part Number
IBM25PPC440GX
Description
PowerPC 440GX Embedded Processor
Manufacturer
IBM Microelectronics
Datasheet
PowerPC 440GX Embedded Processor Data Sheet
Universal Interrupt Controller (UIC)
Four Universal Interrupt Controllers (UIC) are available. They provide control, status, and communications
necessary between the external and internal sources of interrupts and the on-chip PowerPC processor.
Note: Processor specific interrupts (for example, page faults) do not use UIC resources.
Features include:
PLB Performance Monitor
The PLB Performance Monitor (PPM) provides hardware for counting certain events associated with PLB
transactions. The contents of the counters can be read by software for analysis and enhancement of PLB
performance, or software debug. The data includes identification and duration of the events.
I2O Messaging Unit (IMU)
The IMU interfaces to the PLB as a master or slave and allows messages to be transferred between two PLB
masters (for example, the 440 CPU and PCI-X).
Features include:
JTAG
Features include:
2/12/04
• 18 external interrupts
• 63 internal interrupts
• Edge triggered or level-sensitive
• Positive or negative active
• Non-critical or critical interrupt to the on-chip processor core
• Programmable interrupt priority ordering
• Programmable critical interrupt vector for faster vector processing
• Three messaging methods
• Up to 7 different interrupt outputs generated
• Support for interrupt masking
• IEEE 1149.1 Test Access Port
• IBM RISCWatch Debugger support
• JTAG Boundary Scan Description Language (BSDL)
• 4 Message registers—2 inbound, 2 outbound
• 2 Doorbell registers—1 inbound, 1 outbound
• 4 Circular queues—2 inbound, 2 outbound
Page 13 of 74
Preliminary

Related parts for IBM25PPC440GX