GS882Z18AB GSI [GSI Technology], GS882Z18AB Datasheet - Page 12

no-image

GS882Z18AB

Manufacturer Part Number
GS882Z18AB
Description
9Mb Pipelined and Flow Through Synchronous NBT SRAM
Manufacturer
GSI [GSI Technology]
Datasheet
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
FLXDrive™
The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive
strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details.
Mode Pin Functions
Note:
There are pull-up devices on the ZQ and FT pins and a pull-down device on the ZZ and PE pins, so input pin can be unconnected and the
chip will operate in the default states as specified in the above tables.
Rev: 1.04 11/2004
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
FLXDrive Output Impedance Control
Output Register Control
Power Down Control
Burst Order Control
Mode Name
9th Bit Enable
Pin Name
12/35
LBO
ZQ
PE
ZZ
FT
H or NC
H or NC
H or NC
L or NC
GS882Z18/36AB/D-250/225/200/166/150/133
State
H
H
L
L
L
L
Deactivate DQPx I/Os (x16/x32 mode)
Activate DQPx I/Os (x18/x36 mode)
High Drive (Low Impedance)
Low Drive (High Impedance)
Standby, I
Interleaved Burst
Flow Through
Linear Burst
Function
Pipeline
Active
DD
© 2001, GSI Technology
= I
SB

Related parts for GS882Z18AB