KMM366S403CTL SAMSUNG [Samsung semiconductor], KMM366S403CTL Datasheet - Page 2

no-image

KMM366S403CTL

Manufacturer Part Number
KMM366S403CTL
Description
PC66 SDRAM MODULE
Manufacturer
SAMSUNG [Samsung semiconductor]
Datasheet
KMM366S403CTL
KMM366S403CTL SDRAM DIMM
GENERAL DESCRIPTION
4Mx64 SDRAM DIMM based on 2Mx8, 4K Refresh, 3.3V Synchronous DRAMs with SPD
Dynamic RAM high density memory module. The Samsung
KMM366S403CTL consists of sixteen CMOS 2M x 8 bit Syn-
chronous DRAMs in TSOP-II 400mil package and a 2K
EEPROM in 8-pin TSSOP package on a 168-pin glass-epoxy
substrate. Two 0.33uF decoupling capacitors are mounted on
the printed circuit board in parallel for each SDRAM. The
KMM366S403CTL is a Dual In-line Memory Module and is
intended for mounting into 168-pin edge connector sockets.
system clock. I/O transactions are possible on every clock cycle.
Range of operating frequencies, programmable latencies allows
the same device to be useful for a variety of high bandwidth,
high performance memory system applications.
PIN CONFIGURATIONS (Front side/back side)
Synchronous design allows precise cycle control with the use of
Pin
The Samsung KMM366S403CTL is a 4M bit x 64 Synchronous
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
1
2
3
4
5
6
7
8
9
DQM0
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
Front
*CB0
*CB1
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
V
V
V
V
V
V
WE
NC
NC
DD
DD
DD
SS
SS
SS
SAMSUNG ELECTRONICS CO., Ltd. reserves the right to change products and specifications without notice.
Pin
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
A10/AP
DQM1
DQM2
DQM3
DQ16
DQ17
Front
CLK0
*BA1
*CB2
*CB3
CS0
CS2
V
V
V
V
V
V
DU
DU
DU
NC
NC
A0
A2
A4
A6
A8
DD
DD
DD
SS
SS
SS
Pin
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
**SDA
**SCL
Front
DQ18
DQ19
DQ20
*V
CKE1
DQ21
DQ22
DQ23
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
CLK2
V
V
V
V
V
V
NC
NC
NC
REF
DD
SS
SS
DD
SS
DD
100
101
102
103
104
105
106
107
108
109
110
111
112
Pin
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
DQM4
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
Back
*CB4
*CB5
CAS
V
V
V
V
V
V
NC
NC
DD
DD
DD
SS
SS
SS
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
Pin
DQM5
DQM6
DQM7
CLK1
CKE0
DQ48
DQ49
Back
*CB6
*CB7
*A11
*A12
*A13
CS1
RAS
CS3
BA0
V
V
V
V
V
NC
NC
A1
A3
A5
A7
A9
SS
DD
SS
DD
SS
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
Pin
FEATURE
• Performance range
• Burst mode operation
• Auto & self refresh capability (4096 Cycles/64ms)
• LVTTL compatible inputs and outputs
• Single 3.3V 0.3V power supply
• MRS cycle with address key programs
• All inputs are sampled at the positive going edge of the
• Serial presence detect with EEPROM
• PCB : Height (1,100mil) , double sided component
Latency (Access from column address)
Burst length (1, 2, 4, 8 & Full page)
Data scramble (Sequential & Interleave)
system clock
KMM366S403CTL-G0
**SA0
**SA1
**SA2
DQ50
DQ51
DQ52
*V
DQ53
DQ54
DQ55
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
Back
CLK3
V
V
V
V
V
V
NC
NC
NC
REF
DD
SS
SS
DD
SS
DD
Part No.
PIN NAMES
*
** These pins should be NC in the system
A0 ~ A10/AP
BA0
DQ0 ~ DQ63
CLK0 ~ CLK3
CKE0 ~ CKE1 Clock enable input
CS0 ~ CS3
RAS
CAS
WE
DQM0 ~ 7
V
V
*V
SDA
SCL
SA0 ~ 2
DU
NC
DD
SS
PC66 SDRAM MODULE
These pins are not used in this module.
Pin Name
which does not support SPD.
REF
100MHz (10ns @ CL=3)
Address input (Multiplexed)
Select bank
Data input/output
Clock input
Chip select input
Row address strobe
Column address strobe
Write enable
DQM
Power supply (3.3V)
Ground
Power supply for reference
Serial data I/O
Serial clock
Address in EEPROM
Don t use
No connection
Max Freq. (Speed)
REV. 3 Mar. '98
Function

Related parts for KMM366S403CTL