S5935TFC AMCC [Applied Micro Circuits Corporation], S5935TFC Datasheet - Page 157

no-image

S5935TFC

Manufacturer Part Number
S5935TFC
Description
PCI Product
Manufacturer
AMCC [Applied Micro Circuits Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5935TFC
Manufacturer:
AMCC
Quantity:
717
S5935 – PCI Product
AMCC Confidential and Proprietary
Clock 0:
Clock 1:
Clock 2:
Clock 3:
Clock 4:
Clock 5:
Clock 6:
Clock 7:
Clock 8:
Clock 9:
Clock
10:
Clock
11:
Clock
12:
Clock
13:
PCI address information is stored in the S5935 Pass-Thru Address Register.
The PCI address is recognized as an access to Pass-Thru region 1. PCI data for the first data phase is stored in
the S5935 Pass-Thru Data Register. PTATN# is asserted by the S5935 to indicate a Pass-Thru access is occur-
ring.
Pass-Thru status signals indicate what action is required by Add-On logic. Pass-Thru status outputs are valid
when PTATN# is active and are sampled by the Add-On at the rising edge of clock 2.
PTBURST#
PTNUM[1:0]
PTWR
PTBE[3:0]#
The PTADR# input is asserted to read the Pass-Thru Address Register. The byte enable, address, and
SELECT# inputs are changed during this clock to select the Pass-Thru Data Register during clock cycle 3.
SELECT#, byte enables, and the address inputs remain driven to read the Pass-Thru Data Register at offset
2Ch. RD# is asserted to drive data register contents onto the DQ bus.
Add-On logic uses the rising edge of clock 4 to store DATA 1 from the S5935. PTRDY# asserted at the rising
edge of clock 4 completes the current data phase. DATA 2 is driven on the Add-On bus.
Add-On logic uses the rising edge of clock 5 to store DATA 2 from the S5935. PTRDY# asserted at the rising
edge of clock 5 completes the current data phase. DATA 3 is driven on the Add-On bus.
Add-On logic uses the rising edge of clock 6 to store DATA 3 from the S5935. PTRDY# asserted at the rising
edge of clock 6 completes the current data phase. On the PCI bus, IRDY# has been deasserted, causing
PTATN# to be deasserted. This is how a PCI initiator adds wait states, if it cannot provide data quickly enough.
Data on the Add-On bus is not valid.
Because PTATN# remains deasserted, Add-On logic cannot store data at the rising edge of clock 7. PTATN# is
reasserted, indicating the PCI initiator is no longer adding wait states. DATA 4 is driven on the Add-On bus.
Add-On logic uses the rising edge of clock 8 to store DATA 4 from the S5935. PTRDY# asserted at the rising
edge of clock 8 completes the current data phase. On the PCI bus, IRDY# has been deasserted again, causing
PTATN# to be deasserted. Data on the Add-On bus is not valid.
The PCI initiator is still adding wait states. Add-On logic cannot store data while PTATN# is deasserted.
Because PTATN# remains deasserted, Add-On logic cannot read data at the rising edge of clock 10. PTATN# is
reasserted, indicating the PCI initiator is no longer adding wait states. DATA 5 is driven on the Add-On bus.
Add-On logic uses the rising edge of clock 11 to store DATA 5 from the S5935. PTRDY# asserted at the rising
edge of clock 11 completes the current data phase. DATA 6 is driven on the Add-On bus.
Add-On logic uses the rising edge of clock 12 to store DATA 6 from the S5935. PTRDY# asserted at the rising
edge of clock 12 completes the final data phase.
PTATN# and PTBURST# deasserted at the rising edge of clock 13 indicates the Pass-Thru access is complete.
The S5935 can accept new Pass-Thru accesses from the PCI bus at clock 15.
Asserted. The access has a multiple data phases.
01. Indicates the PCI access was to Pass-Thru region 1.
Asserted. The Pass-Thru access is a write.
0h. Indicate the Pass-Thru access is 32-bits.
Revision 1.02 – June 27, 2006
Data Book
DS1527
157

Related parts for S5935TFC