M24C32-FMB5TG STMicroelectronics, M24C32-FMB5TG Datasheet - Page 12

no-image

M24C32-FMB5TG

Manufacturer Part Number
M24C32-FMB5TG
Description
EEPROM 32Kbit 100kHz I2C 400 kHZ Fast-Mode
Manufacturer
STMicroelectronics
Datasheet

Specifications of M24C32-FMB5TG

Product Category
EEPROM
Rohs
yes
Memory Size
32 Kbit
Organization
4 K x 8
Data Retention
40 yr
Maximum Clock Frequency
0.4 MHz
Maximum Operating Current
3 mA
Operating Supply Voltage
1.8 V , 2.5 V , 3.3 V , 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
UFDFPN
Access Time
900 ns
Interface Type
I2C
Minimum Operating Temperature
- 20 C
Supply Voltage - Max
5.5 V
Supply Voltage - Min
1.7 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
Quantity:
500
Part Number:
M24C32-FMB5TG
Manufacturer:
MAXIM
Quantity:
142
Part Number:
M24C32-FMB5TG
Manufacturer:
STM
Quantity:
1 390
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
0
Part Number:
M24C32-FMB5TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
M24C32-FMB5TG/P
Manufacturer:
ST
0
Part Number:
M24C32-FMB5TG@@@@@
Manufacturer:
ST
0
Device operation
4.1
4.2
4.3
4.4
12/40
Start condition
Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in
the high state. A Start condition must precede any data transfer instruction. The device
continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock
(SCL) for a Start condition.
Stop condition
Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable
and driven high. A Stop condition terminates communication between the device and the
bus master. A Read instruction that is followed by NoAck can be followed by a Stop
condition to force the device into the Standby mode.
A Stop condition at the end of a Write instruction triggers the internal Write cycle.
Data input
During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock
(SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge
of Serial Clock (SCL), and the Serial Data (SDA) signal must change only when Serial Clock
(SCL) is driven low.
Acknowledge bit (ACK)
The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter,
whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits
of data. During the 9
acknowledge the receipt of the eight data bits.
th
clock pulse period, the receiver pulls Serial Data (SDA) low to
Doc ID 4578 Rev 21
M24C32-W M24C32-R M24C32-F M24C32-X M24C32-DF

Related parts for M24C32-FMB5TG