W25Q16BVSFIG Winbond Electronics, W25Q16BVSFIG Datasheet - Page 34

IC SPI FLASH 16MBIT 16SOIC

W25Q16BVSFIG

Manufacturer Part Number
W25Q16BVSFIG
Description
IC SPI FLASH 16MBIT 16SOIC
Manufacturer
Winbond Electronics
Datasheet

Specifications of W25Q16BVSFIG

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
16M (2M x 8)
Speed
104MHz
Interface
SPI Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
16-SOIC (0.300", 7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
11.2.16 Octal Word Read Quad I/O (E3h)
The Octal Word Read Quad I/O (E3h) instruction is similar to the Fast Read Quad I/O (EBh) instruction
except that the lower four Address bits (A0, A1, A2, A3) must equal 0. As a result, the four dummy clocks
are not required, which further reduces the instruction overhead allowing even faster random access for
code execution (XIP). The Quad Enable bit (QE) of Status Register-2 must be set to enable the Octal
Word Read Quad I/O Instruction.
Octal Word Read Quad I/O with “Continuous Read Mode”
The Octal Word Read Quad I/O instruction can further reduce instruction overhead through setting the
“Continuous Read Mode” bits (M7-0) after the input Address bits (A23-0), as shown in figure 15a. The
upper nibble of the (M7-4) controls the length of the next Octal Word Read Quad I/O instruction through
the inclusion or exclusion of the first byte instruction code. The lower nibble bits of the (M3-0) are don’t
care (“x”). However, the IO pins should be high-impedance prior to the falling edge of the first data out
clock.
If the “Continuous Read Mode” bits (M7-0) equals “Ax” hex, then the next Octal Word Read Quad I/O
instruction (after /CS is raised and then lowered) does not require the E3h instruction code, as shown in
figure 15b. This reduces the instruction sequence by eight clocks and allows the Read address to be
immediately entered after /CS is asserted low. If the “Continuous Read Mode” bits (M7-0) are any value
other than “Ax” hex, the next instruction (after /CS is raised and then lowered) requires the first byte
instruction code, thus returning to normal operation. A “Continuous Read Mode” Reset instruction can be
used to reset (M7-0) before issuing normal instructions (See 11.2.32 for detailed descriptions).
Figure 15a. Octal Word Read Quad I/O Instruction Sequence Diagram (M7-0 = 0xh or NOT Axh)
Instruction (E3h)
Instruction (E3h)
- 34 -
4
4
4
5
5
5
6
6
6
7
7
7
Byte 1
Byte 1
0
0
0
1
1
1
2
2
2
3
3
3
4
4
4
5
5
5
6
6
6
7
7
7
Byte 2
Byte 2
0
0
0
1
1
1
2
2
2
3
3
3
Byte 3
Byte 3
4
4
4
5
5
5
6
6
6
7
7
7
0
0
0
1
1
1
2
2
2
3
3
3
W25Q16BV
Byte 4
Byte 4
4
4
4
5
5
5
6
6
6
7
7
7
0
0
0
1
1
1
2
2
2
3
3
3

Related parts for W25Q16BVSFIG