CY14E256L-SZ45XC Cypress Semiconductor Corp, CY14E256L-SZ45XC Datasheet - Page 3

IC NVSRAM 256KBIT 45NS 32SOIC

CY14E256L-SZ45XC

Manufacturer Part Number
CY14E256L-SZ45XC
Description
IC NVSRAM 256KBIT 45NS 32SOIC
Manufacturer
Cypress Semiconductor Corp
Type
NVSRAMr
Datasheet

Specifications of CY14E256L-SZ45XC

Format - Memory
RAM
Memory Type
NVSRAM (Non-Volatile SRAM)
Memory Size
256K (32K x 8)
Speed
45ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
32-SOIC (7.5mm Width)
Word Size
8b
Organization
32Kx8
Density
256Kb
Interface Type
Parallel
Access Time (max)
45ns
Operating Supply Voltage (typ)
5V
Package Type
SOIC
Operating Temperature Classification
Commercial
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Operating Temp Range
0C to 70C
Pin Count
32
Mounting
Surface Mount
Supply Current
70mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY14E256L-SZ45XC
Manufacturer:
CYPRESS
Quantity:
1 167
Part Number:
CY14E256L-SZ45XCT
Manufacturer:
CYPRESS
Quantity:
3 020
Pin Configurations
Table 1. Pin Definitions
Document Number: 001-06968 Rev. *H
Pin Name
DQ
A
V
HSB
0
V
V
WE
CE
OE
0
–A
CAP
SS
CC
-DQ
14
7
Alt
W
G
E
Input or Output Bidirectional Data I/O Lines. Used as input or output lines depending on operation.
Input or Output Hardware Store Busy (HSB). When LOW, this output indicates a Hardware Store is in progress.
Power Supply Power Supply Inputs to the Device.
Power Supply AutoStore Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM
I/O Type
Ground
Input
Input
Input
Input
Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM.
Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the I/O
pins is written to the specific address location.
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
Output Enable, Active LOW. The active LOW OE input enables the data output buffers during
read cycles. Deasserting OE HIGH causes the I/O pins to tri-state.
Ground for the Device. The device is connected to ground of the system.
When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal
pull up resistor keeps this pin high if not connected (connection optional).
to nonvolatile elements.
Figure 1. Pin Diagram: 32-Pin SOIC/DIP
Description
CY14E256L
Page 3 of 19
[+] Feedback
[+] Feedback

Related parts for CY14E256L-SZ45XC