M25P10-AVMN6T STMicroelectronics, M25P10-AVMN6T Datasheet - Page 29

IC FLASH 1MBIT 40MHZ 8SOIC

M25P10-AVMN6T

Manufacturer Part Number
M25P10-AVMN6T
Description
IC FLASH 1MBIT 40MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M25P10-AVMN6T

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
1M (128K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-1622-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P10-AVMN6T
Manufacturer:
NVIDIA
Quantity:
12
Part Number:
M25P10-AVMN6T
Manufacturer:
ST
0
Part Number:
M25P10-AVMN6T
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P10-AVMN6TG
Manufacturer:
ST
0
Part Number:
M25P10-AVMN6TP
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
M25P10-AVMN6TP
Manufacturer:
Numonyx
Quantity:
47 500
Part Number:
M25P10-AVMN6TP
Manufacturer:
ST
Quantity:
144
Part Number:
M25P10-AVMN6TP
Manufacturer:
MICRON85
Quantity:
4 940
Part Number:
M25P10-AVMN6TP
Manufacturer:
ST
0
Part Number:
M25P10-AVMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P10-AVMN6TP
0
Company:
Part Number:
M25P10-AVMN6TP
Quantity:
50 000
Part Number:
M25P10-AVMN6TP(AV)
Manufacturer:
ST
0
Part Number:
M25P10-AVMN6TP(TSTDTS)
Manufacturer:
ST
0
M25P10-A
6.10
Bulk Erase (BE)
The Bulk Erase (BE) instruction sets all bits to ‘1’ (FFh). Before it can be accepted, a Write
Enable (WREN) instruction must previously have been executed. After the Write Enable
(WREN) instruction has been decoded, the device sets the Write Enable Latch (WEL).
The Bulk Erase (BE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code on Serial Data input (D). Chip Select (S) must be driven Low for the entire
duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the instruction code has been
latched in, otherwise the Bulk Erase instruction is not executed. As soon as Chip Select (S)
is driven High, the self-timed Bulk Erase cycle (whose duration is t
Bulk Erase cycle is in progress, the Status Register may be read to check the value of the
Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Bulk
Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is
completed, the Write Enable Latch (WEL) bit is reset.
The Bulk Erase (BE) instruction is executed only if both Block Protect (BP1, BP0) bits are 0.
The Bulk Erase (BE) instruction is ignored if one, or more, sectors are protected.
Figure 16. Bulk Erase (BE) instruction sequence
S
C
D
0
Figure
1
2
Instruction
16.
3
4
5
6
7
AI03752D
BE
) is initiated. While the
Instructions
29/51

Related parts for M25P10-AVMN6T