HYB25D256160CF-5 Qimonda, HYB25D256160CF-5 Datasheet - Page 29

no-image

HYB25D256160CF-5

Manufacturer Part Number
HYB25D256160CF-5
Description
IC DDR SDRAM 256MBIT 60TFBGA
Manufacturer
Qimonda
Datasheet

Specifications of HYB25D256160CF-5

Format - Memory
RAM
Memory Type
DDR SDRAM
Memory Size
256M (16Mx16)
Speed
200MHz
Interface
Parallel
Voltage - Supply
2.3 V ~ 2.7 V
Operating Temperature
0°C ~ 70°C
Package / Case
60-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1007-2
Rev. 2.4, 2007-07
03062006-8CCM-VPUW
Parameter
Operating Current: one bank; active/ precharge;
DQ, DM, and DQS inputs changing once per clock cycle; address and control inputs changing once every two
clock cycles.
Operating Current: one bank; active/read/precharge; Burst = 4;
Refer to the following page for detailed test conditions.
Precharge Power-Down Standby Current: all banks idle; power-down mode; CKE ≤
Precharge Floating Standby Current: CS ≥
CKE ≥
and DM.
Precharge Quiet Standby Current:CS ≥
control inputs stable at ≥
Active Power-Down Standby Current: one bank active; power-down mode;
CKE ≤
Active Standby Current: one bank active; CS ≥
inputs changing twice per clock cycle; address and control inputs changing once per clock cycle.
Operating Current: one bank active; Burst = 2; reads; continuous burst; address and control inputs changing
once per clock cycle; 50 % of data outputs changing on every clock edge; CL = 2 for DDR200 and DDR266A,
CL = 3 for DDR333;
Operating Current: one bank active; Burst = 2; writes; continuous burst; address and control inputs changing
once per clock cycle; 50 % of data outputs changing on every clock edge; CL = 2 for DDR200 and DDR266A,
CL = 3 for DDR333;
Auto-Refresh Current:
Self-Refresh Current: CKE ≤ 0.2 V; external clock on;
Operating Current: four bank; four bank interleaving with BL = 4; Refer to the following page for detailed test
conditions.
V
V
IHMIN
ILMAX
;
;
t
CK
t
CK
=
=
t
CKMIN
t
CKMIN
t
t
CK
CK
=
=
t
, address and other control inputs changing once per clock cycle,
V
RC
;
t
t
IHMIN
CKMIN
CKMIN
V
=
IN
t
=
RFCMIN
or ≤
;
V
I
OUT
REF
V
, burst refresh
ILMAX
= 0 mA
for DQ, DQS and DM.
V
;
V
IHMIN
IN
V
=
IHMIN
, all banks idle; CKE ≥
V
V
IHMIN
t
RC
REF
, all banks idle;
=
; CKE ≥
for DQ, DQS and DM.
t
t
CK
RCMIN
=
29
t
;
CKMIN
V
t
CK
IHMIN
=
;
t
CKMIN
t
RC
V
IHMIN
=
;
t
RASMAX
;
t
CK
HY[B/I]25D256[16/40/80]0C[E/C/F/T](L)
=
;
t
CK
t
256 Mbit Double-Data-Rate SDRAM
CKMIN
=
V
t
ILMAX
CKMIN
V
, address and other
IN
=
;
; DQ, DM and DQS
t
V
CK
REF
=
t
for DQ, DQS
CKMIN
Internet Data Sheet
I
TABLE 22
DD
Conditions
Symbol
I
I
I
I
I
I
I
I
I
I
I
I
DD0
DD1
DD2P
DD2F
DD2Q
DD3P
DD3N
DD4R
DD4W
DD5
DD6
DD7

Related parts for HYB25D256160CF-5