MT18VDDF6472DY-335G2 Micron Technology Inc, MT18VDDF6472DY-335G2 Datasheet - Page 18

no-image

MT18VDDF6472DY-335G2

Manufacturer Part Number
MT18VDDF6472DY-335G2
Description
MODULE DDR 512MB 184-DIMM
Manufacturer
Micron Technology Inc

Specifications of MT18VDDF6472DY-335G2

Memory Type
DDR SDRAM
Memory Size
512MB
Speed
333MT/s
Package / Case
184-DIMM
Main Category
DRAM Module
Sub-category
DDR SDRAM
Module Type
184RDIMM
Device Core Size
72b
Organization
64Mx72
Total Density
512MByte
Chip Density
256Mb
Access Time (max)
600ps
Maximum Clock Rate
333MHz
Operating Supply Voltage (typ)
2.6V
Operating Current
1.611A
Number Of Elements
18
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.5V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
184
Mounting
Socket
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Notes
pdf: 09005aef80f6b913, source: 09005aef80f6b41c
DDAF18C64_128x72G.fm - Rev. C 9/04 EN
10. I
11. This parameter is sampled. V
1. All voltages referenced to V
2. Tests for AC timing, I
3. Outputs measured with equivalent load:
4. AC timing and I
5. The AC and DC input level specifications are as
6. V
7. V
8. I
9. Enables on-chip refresh and address counters.
characteristics may be conducted at nominal ref-
erence/supply voltage levels, but the related spec-
ifications and device operation are guaranteed for
the full voltage range specified.
swing of up to 1.5V in the test environment, but
input timing is still referenced to V
crossing point for CK/CK#), and parameter speci-
fications are guaranteed for the specified AC input
levels under normal use conditions. The mini-
mum slew rate for the input signals used to test
the device is 1V/ns in the range between V
and V
defined in the SSTL_2 Standard (i.e., the receiver
will effectively switch as a result of the signal
crossing the AC input level, and will remain in that
state as long as the signal does not ring back
above [below] the DC input LOW [HIGH] level).
ting device and to track variations in the DC level
of the same. Peak-to-peak noise (non-common
mode) on V
DC value. Thus, from V
±25mV for DC error and an additional ±25mV for
AC noise. This measurement is to be taken at the
nearest V
system supply for signal termination resistors, is
expected to be set equal to V
variations in the DC level of V
rates. Specified values are obtained with mini-
mum cycle time at CL = 3 for -40B with the out-
puts open.
properly initialized, and is averaged at the defined
cycle rate.
V
T
DD
DD
REF
A
TT
DD
= 25°C, V
Q = +2.6V ±0.1V, V
is not applied directly to the device. V
is dependent on output loading and cycle
specifications are tested after the device is
is expected to equal V
IH
(
AC
REF
).
REF
Output
(V
by-pass capacitor.
OUT
OUT
may not exceed ±2 percent of the
)
DD
(DC) = V
V
DD
tests may use a V
TT
50
30pF
, and electrical AC and DC
Reference
Point
REF
DD
SS
DD
DD
Q/2, V
= V
.
REF
Q/2 of the transmit-
Q/2, V
REF
DD
SS
.
, f = 100 MHz,
and must track
= +2.6V ±0.1V,
REF
REF
OUT
is allowed
(or to the
IL
(peak to
-to-V
TT
IL
(
is a
AC
IH
)
18
512MB, 1GB (x72, ECC, SR) PC3200
12. For slew rates < 1 V/ns and greater
13. The CK/CK# input reference level (for timing ref-
14. Inputs are not recognized as valid until V
15. The output timing reference level, as measured at
16.
17. The intent of the Don’t Care state after completion
18. This is not a device limit. The device will operate
19. It is recommended that DQS be valid (HIGH or
20. MIN (
21. The refresh period 64ms. This equates to an aver-
peak) = 0.2V. DM input is grouped with I/O pins,
reflecting the fact that they are matched in loading.
slew rate is < 0.5 V/ns, timing must be derated:
has an additional 50ps per each 100mV/ns reduc-
tion in slew rate from 500mV/ns, while
fected. If slew rate exceeds 4.5 V/ns, functionality is
uncertain. For -40B, slew rates must be 0.5 V/ns.
erenced to CK/CK#) is the point at which CK and
CK# cross; the input reference level for signals
other than CK/CK# is V
lizes. Exception: during the period before V
stabilizes, CKE 0.3 x V
the timing reference point indicated in Note 3, is
V
t
time windows as valid data transitions. These
parameters are not referenced to a specific voltage
level, but specify when the device output is no
longer driving (HZ) or begins driving (LZ).
of the postamble is the DQS-driven signal should
either be high, low, or high-Z and that any signal
transition within the input switching region must
follow valid input requirements. That is, if DQS
transitions high (above V
not transition low (below V
(MIN).
with a negative value, but system performance
could be degraded due to bus turnaround.
LOW) on or before the WRITE command. The
case shown (DQS going from High-Z to logic
LOW) applies when no WRITEs were previously in
progress on the bus. If a previous WRITE was in
progress, DQS could be HIGH during this time,
depending on
smallest multiple of
absolute value for the respective parameter.
(MAX) for I
ple of
value for
age refresh rate of 7.8125µs. However, an AUTO
REFRESH command must be asserted at least
once every 70.3µs; burst refreshing or posting by
HZ and
Micron Technology, Inc., reserves the right to change products or specifications without notice.
TT
184-PIN DDR SDRAM RDIMM
.
t
RC or
t
CK that meets the maximum absolute
t
t
LZ transitions occur in the same access
RAS.
DD
t
t
RFC) for I
measurements is the largest multi-
DQSS.
t
CK that meets the minimum
REF
DD
©2004 Micron Technology, Inc. All rights reserved.
DD
IHDC
Q is recognized as LOW.
.
IHDC
measurements is the
(MIN) then it must
) prior to
0.5 V/ns. If
t
IH is unaf-
REF
t
DQSH
stabi-
t
RAS
REF
t
IS

Related parts for MT18VDDF6472DY-335G2