ATAVRFBKIT Atmel, ATAVRFBKIT Datasheet - Page 10

KIT DEMO BALLAST FOR AT90PWM2

ATAVRFBKIT

Manufacturer Part Number
ATAVRFBKIT
Description
KIT DEMO BALLAST FOR AT90PWM2
Manufacturer
Atmel
Series
AVR®r
Datasheet

Specifications of ATAVRFBKIT

Main Purpose
Lighting, Ballast Control
Embedded
Yes, MCU, 8-Bit
Utilized Ic / Part
AT90PWM2, AT90PWM3
Primary Attributes
18 W, Up to 2 Type T8 Lamps, Dimmable, Auto Detect of Swiss or DALI
Secondary Attributes
Power Factor Corrected (PFC), 90 to 265 VAC, 90 to 370 VDC
Data Bus Width
8 bit
Core Chip
AT90PWM2B
Topology
Boost
No. Of Outputs
1
Dimming Control Type
Digital
Kit Contents
Board CD Docs
Development Tool Type
Hardware / Software - Eval/Demo Board
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
4.3
4.4
ATAVRFBKIT / EVLB001 User Guide
Circuit Topology
Startup and PFC
Description
Input filter with varistor for noise suppression and protection.
Upon application of main power, the microcontroller does not drive the PFC MOSFET
Q3. The C9 capacitor is charged to the peak line voltage.
The depletion FET Q1 and the Zener Diode provide a DC voltage with enough current to
supply the control portion of the ballast.
As soon as the microcontroller requests the ballast to start, the PFC is enabled accord-
ing to the following sequence.
The microcontroller checks that the DC bus voltage is 90% of the haversine peak and
the under voltage lockout (UVLO) requirements are met, then a series of fixed width
soft-start pulses are sent to the PFC MOSFET (Q3) at 10 µS at a 20 kHz rate. At very
low load currents the bus voltage should rise to 400V. If the bus rises to 415 VDC all
PFC pulses stop. As the 400V drops, the zero crossing detector PD7 starts to sense a
zero crossing from the PFC transformer secondary. A 400V DC bus and a zero crossing
event start the PFC control loop.
Checks are made to detect the presence of the rectified power (haversine) and bus volt-
age throughout normal operation. Main supply voltage senses at PB7 < 0.848 (90 VAC)
or > 2.497 (265 VAC) peak faults the PFC to off, turns off the PFC MOSFET (Q3) and
initiates a restart.
The control consists of measuring the error between VBUS and 400V (2.39V at PB2) to
determine the PFC drive pulse width (PW). The PW is proportional to the error, and has
to be constant over a complete half period. The update is done each time the haversine
reaches zero.
PFC / boost circuit including IXI859 MOSFET driver
AT90PWM2B/216 microcontroller 24 pin SOIC
half bridge driver
half bridge power MOSFET stage for up to 2 lamps
Voltage driven filaments for wider lamp variety and better stability under all conditions
400VDC bus voltage after the PFC boost
Ipeak = Vin x Ton / L
Imean = Ipeak/2
Main Supply
DRIVING
Voltage
PFC
Actual switching frequency
Ballast Demonstrator Operation
is higher than shown
7597B–AVR–10/07
4-8

Related parts for ATAVRFBKIT