AD9520-1/PCBZ Analog Devices Inc, AD9520-1/PCBZ Datasheet - Page 11

BOARD EVAL FOR AD9520-1

AD9520-1/PCBZ

Manufacturer Part Number
AD9520-1/PCBZ
Description
BOARD EVAL FOR AD9520-1
Manufacturer
Analog Devices Inc
Datasheets

Specifications of AD9520-1/PCBZ

Design Resources
Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121) Phase Coherent FSK Modulator (CN0186)
Main Purpose
Timing, Clock Generator
Embedded
No
Utilized Ic / Part
AD9520-1
Primary Attributes
12 LVPECL/24 CMOS Output Clock Generator with 2.5 GHz VCO
Secondary Attributes
SPI and I2C Compatible Control Port
Silicon Manufacturer
Analog Devices
Application Sub Type
PLL Clock Synthesizer
Kit Application Type
Clock & Timing
Silicon Core Number
AD9520-0, AD9520-2, AD9520-2
Silicon Family Name
AD9520-X
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
CLOCK OUTPUT ABSOLUTE PHASE NOISE (INTERNAL VCO USED)
Table 7.
Parameter
LVPECL ABSOLUTE PHASE NOISE
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING INTERNAL VCO)
Table 8.
Parameter
LVPECL OUTPUT ABSOLUTE TIME JITTER
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK CLEANUP USING INTERNAL VCO)
Table 9.
Parameter
LVPECL OUTPUT ABSOLUTE TIME JITTER
VCO = 2.65 GHz; Output = 2.65 GHz
VCO = 2.475 GHz; Output = 2.475 GHz
VCO = 2.3 GHz; Output = 2.3 GHz
VCO = 2.458 GHz; LVPECL = 245.76 MHz; PLL LBW = 55 kHz
VCO = 2.458 GHz; LVPECL = 122.88 MHz; PLL LBW = 55 kHz
VCO = 2.458 GHz; LVPECL = 61.44 MHz; PLL LBW = 55 kHz
VCO = 2.488 GHz; LVPECL = 155.52 MHz; PLL LBW = 1.8 kHz
VCO = 2.458 GHz; LVPECL = 122.88 MHz; PLL LBW = 1.8 kHz
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
Min
Typ
−49
−80
−105
−125
−140
−146
−50
−82
−107
−126
−141
−146
−54
−84
−109
−128
−142
−146
Rev. 0 | Page 11 of 84
Min
Min
Max
Typ
582
574
152
155
173
Typ
328
323
336
Unit
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
Max
Max
Unit
fs rms
fs rms
Test Conditions/Comments
Internal VCO; direct-to-LVPECL output and for
loop bandwidths < 1 kHz
fs rms
fs rms
fs rms
Unit
fs rms
fs rms
fs rms
Test Conditions/Comments
Application example based on a typical
setup where the reference source is
jittery, so a narrower PLL loop bandwidth
is used; reference = 19.44 MHz; R DIV = 162
Integration BW = 12 kHz to 20 MHz
Integration BW = 12 kHz to 20 MHz
Test Conditions/Comments
Application example based on a typical
setup where the reference source is
clean, so a wider PLL loop bandwidth is
used; reference = 15.36 MHz; R DIV = 1
Integration BW = 200 kHz to 10 MHz
Integration BW = 12 kHz to 20 MHz
Integration BW = 200 kHz to 10 MHz
Integration BW = 12 kHz to 20 MHz
Integration BW = 200 kHz to 10 MHz
Integration BW = 12 kHz to 20 MHz
AD9520-1

Related parts for AD9520-1/PCBZ