EVAL-AD7622CBZ Analog Devices Inc, EVAL-AD7622CBZ Datasheet - Page 21

no-image

EVAL-AD7622CBZ

Manufacturer Part Number
EVAL-AD7622CBZ
Description
BOARD EVALUATION FOR AD7622
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of EVAL-AD7622CBZ

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
2M
Data Interface
Serial, Parallel
Inputs Per Adc
1 Differential
Input Range
±VREF
Power (typ) @ Conditions
70mW @ 2MSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
INTERFACES
DIGITAL INTERFACE
The AD7622 has a versatile digital interface that can be set up
as either a serial or a parallel interface with the host system. The
serial interface is multiplexed on the parallel data bus. The AD7622
digital interface also accommodates 2.5 V, 3.3 V, or 5 V logic
with either OVDD at 2.5 V or 3.3 V. OVDD defines the logic
high output voltage. In most applications, the OVDD supply pin
of the AD7622 is connected to the host system interface 2.5 V
or 3.3 V digital supply. By using the OB/ 2C input pin, either
twos complement or straight binary coding can be used.
The two signals CS and RD control the interface. When at least
one of these signals is high, the interface outputs are in high
impedance. Usually, CS allows the selection of each AD7622 in
multicircuit applications and is held low in a single AD7622
design. RD is generally used to enable the conversion result on
the data bus.
RESET
The RESET input is used to reset the AD7622 and generate a
fast initialization. A rising edge on RESET aborts the current
conversion (if any) and tristates the data bus. The falling edge of
RESET clears the data bus and engages the initialization process
indicated by pulsing BUSY high. Conversions can take place
after the falling edge of BUSY. Refer to Figure 32 for the RESET
timing details.
PARALLEL INTERFACE
The AD7622 is configured to use the parallel interface when
SER/ PAR is held low.
Master Parallel Interface
Data can be continuously read by tying CS and RD low, thus
requiring minimal microprocessor connections. However, in
this mode, the data bus is always driven and cannot be used in
shared bus applications, unless the device is held in RESET.
Figure 33 details the timing for this mode.
RESET
CNVST
DATA
BUSY
t
9
t
38
Figure 32. RESET Timing
t
39
t
8
Rev. 0 | Page 21 of 28
CS = RD = 0
Slave Parallel Interface
In slave parallel reading mode, the data can be read either after
each conversion, which is during the next acquisition phase, or
during the following conversion, as shown in Figure 34 and
Figure 35, respectively. When the data is read during the
conversion, it is recommended that it is read-only during the
first half of the conversion phase. This avoids any potential
feedthrough between voltage transients on the digital interface
and the most critical analog conversion circuitry.
CNVST
CNVST,
BUSY
DATA
BUSY
DATA
CS = 0
BUS
BUSY
DATA
Figure 35. Slave Parallel Data Timing for Reading (Read During Convert)
BUS
Figure 33. Master Parallel Data Timing for Reading (Continuous Read)
Figure 34. Slave Parallel Data Timing for Reading (Read After Convert)
BUS
RD
CS
RD
t
3
t
t
12
t
3
12
PREVIOUS CONVERSION DATA
CONVERSION
t
PREVIOUS
1
CONVERSION
t
CURRENT
1
t
13
t
13
t
10
t
4
t
4
t
11
AD7622
NEW DATA

Related parts for EVAL-AD7622CBZ